Claims
- 1. A transistor comprising;
- a source region;
- a drain region;
- at least one channel strip extending between said source and drain region, said channel strip being narrower than said source and drain regions, said channel strip region having an aspect ratio of greater than 2; and
- a gate extending over said at least one channel strip and along sidewalls of said at least one channel strip, wherein said gate overlaps a portion of said source region and a portion of said drain region.
- 2. The transistor of claim 1, wherein said aspect ratio is on the order of 5:1.
- 3. The transistor of claim 1, wherein said gate comprises a gate insulator and a gate electrode.
- 4. The transistor of claim 1, further comprising a dielectric layer on a surface of said at least one channel strip between said at least one channel strip and said gate.
- 5. The transistor of claim 1, wherein said gate forms a T-gate structure.
- 6. A transistor comprising;
- a source region;
- a drain region;
- at least one channel strip extending between said source and drain region, said channel strip being narrower than said source and drain regions, said channel strip region having an aspect ratio of greater than 2;
- a dielectric layer on a top surface of said at least one channel strip;
- a gate dielectric along sidewalls of said at least one channel strip, said gate dielectric having a different dielectric material than said dielectric layer; and
- a gate electrode extending over said dielectric layer and said gate dielectric, said gate electrode being separated from said top surface of said at least one channel strip by said dielectric layer and separated from sidewalls of said at least one channel strip by said gate dielectric.
- 7. The transistor of claim 6, wherein said dielectric layer comprises nitride.
- 8. A transistor comprising;
- a source region;
- a drain region;
- at least one channel strip extending between said source and drain region, said channel strip being narrower than said source and drain regions, said channel strip region having an aspect ratio of greater than 2; and
- a gate extending over said at least one channel strip and along sidewalls of said at least one channel strip, wherein said gate forms a Schottky barrier diode with said at least on channel strip.
Parent Case Info
This application claims priority under 35 USC .sctn. 119 (e) (1) of provisional application No. 60/045,115, filed Apr. 30, 1997.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
4996574 |
Shirasaki |
Feb 1991 |
|
5115289 |
Hisamoto et al. |
May 1992 |
|
5757038 |
Tiwari et al. |
May 1998 |
|