1. Technical Field
The present invention belongs to the technical field of semiconductor memory devices and specifically relates to a self-aligned vertical nonvolatile semiconductor memory device.
2. Description of Related Art
Semiconductor memory has been widely used in various fields such as industrial controls and consumer electronics. The basic requirements for the memory chip include high integration density, low power consumption, and high speed. Generally, there are two ways to improve the storage capacity of memory in the same chip area, wherein one is to reduce the feature size of the storage unit in scale, the other is to optimize the device structure or use a new-type device.
Since both the electric erasable programmable read-only memory (EEPROM [1]) and the nitrided read-only memory (Nitrided ROM [2]) are based on the device structure designed by MOSFET, when the feature size of these storage units are reduced in scale, they will be restrained by the short channel effect. Therefore, a new-type of device capable of restraining the short channel effect are preferred in this art for improving the chip storage capacity. In view of this, a self-aligned vertical tunneling field effect transistor read-only memory (TFET Read Only Memory), referred to as TROM, is put forward in the present invention. Due to the tunneling field effect transistor's (TFET's) capacity of suppressing the short channel effect, the TROM gate length can be reduced to 20 nm in scale with a small leakage current [3].
The storage density of the memory can be realized by optimizing the design. Take the planar Nitride ROM (NROM) device as an example, the device can store 2 bits of data with one storage unit, so its storage density is higher than that of EEPROM [2]. Similar to NROM, the self-aligned vertical TROM disclosed herein also has the storage capacity of 2 bits of data with one storage unit, so the density is correspondingly higher than that of EEPROM.
The storage unit array usually realizes mass storage through the matrix domain structure, and for the EEPROM flash memory, there are two kinds of matrixes: the NAND structure and the NOR structure. The source and drain contact pads are dispensable, so the storage density of the NAND is higher than that of the NOR structure. However, after using the self-aligned storage unit with a vertical structure, the NAND structure and the NOR structure can be combined together. The memory array disclosed by the present invention is of such combination of the two structures.
The present invention aims at providing a nonvolatile semiconductor memory device with high storage density and low power consumption, and the manufacturing method thereof.
The semiconductor memory device put forward by the present invention is a self-aligned vertical TFET nonvolatile semiconductor memory device and the structure is as shown in
a semiconductor substrate;
a drain region of a first doping type;
two source regions of a second doping type; a channel region between the two source regions;
a stacked gate used to capture electrons, of which the structure includes a first dielectricdielectric, a second dielectric, a third dielectric and a metal gate in turn;
wherein, the drain region, the two source regions and the stacked gate form two TFETs sharing one gate and one drain; in addition, the drain region current of each TFET is affected by the quantity and distribution of the charges in the stacked gate used to capture electrons; the drain region is buried in the semiconductor substrate, the two source regions above the drain region are separated from the drain region through a channel and separated from each other by a doping region of the first doping type.
In the present invention, the substrate is an intrinsic semiconductor. Moreover, the substrate can be lightly doped.
In the present invention, the semiconductor substrate is a part of a silicon wafer; or a part of a silicon-germanium wafer or a stress silicon wafer.
A TROM array structure based on the semiconductor memory device above and the corresponding addressing modes are also provided in the present invention.
The present invention has the following advantages:
firstly, due to the use of reverse p-i-n structure in the design, as shown in
secondly, the TFET, having extremely low sub-threshold leakage current, can enable the TROM with low waiting power consumption; besides, since the writing efficiency of the TROM is very high, as shown by simulations, the storage unit can conduct programming under a very low leakage current; this means that the programming power consumption is very low, so the TROM chip has great attraction for the low power consumption application field; by contrast, the NROM can only conduct programming with great leakage current, so its power consumption during programming is greater than the TROM put forward herein;
thirdly, the self-aligned vertical TROM (
fourthly, the TROM integrating the NOR structure and the NAND structure (see
In order to illustrate the working principle of the TROM more clearly, divide the device shown in
The information erasing of the TROM device is realized by injecting hot holes into the channel. Forward-bias the p+ doped source 101a or 101b during erasing, and reverse-bias the gate 105, thus hot holes are injected into the gate dielectric and the original information stored is erased.
The description of how to access the 2 bits of information of a TROM will be given hereinafter.
During reading, the source 301 of the TROM (n−1) on the left is grounded, when the channel 302 of the TROM (n−1) is conductive, while other channels 305, 308 are cut off, the left part of the TFET (n) is selected, while the right part is not selected. Forward-bias the n+ doped public drain and the gate 306, and the electrons will flow from the p+ source region 304 to the drain. The current density is determined by the quantity and distribution of the charges on the dielectric 103. The right part of the TROM can be accessed in the same manner, thus the 2 bits of information stored can be accessed separately.
A TROM array structure based on the semiconductor above and the corresponding addressing modes are also provided in the present invention.
As explained through
As shown in
The unique characteristics of the TROM include: during working, the electrons of the p+ region are injected into the channel region and collected by the n+ public drain, and the current flows from the n+ drain to the p+ source. This means that the electrons are injected into the reverse-biased p-i-n diode. The monitoring of such injected electrons is similar to that of photo-induced electrons. As shown by the photo-detector in the high-frequency field, the non-equilibrium carriers of the reverse-biased p-i-n diode can be monitored rapidly, so the TROM memory has a high monitoring speed.
The embodiments of the manufacturing process of the TROM array disclosed by the present invention are described hereinafter. In terms of process, the non-contact TROM array is compatible with the standard CMOS process.
The substrate 702 is of n-type doping or intrinsic state.
Firstly, form an STI, open an active region and manufacture an n+ buried layer 701 (ion implantation is preferred); at this time, the bit line is isolated by the STI;
next, deposit and patternize a stacked gate 703 as a word line;
next, form a self-aligned p+ block by injecting p-type impurities through ion implantation.
In addition, the threshold voltage of the PMOS can be adjusted through additional threshold adjustment process. The subsequent processes such as passivation, metallization and interconnection are the same as those of conventional VLSI process.
The present invention has the following advantages:
firstly, due to the use of reverse p-i-n structure in the design, as shown in
secondly, the TFET having extremely low sub-threshold leakage current can enable the TROM with low waiting power consumption; besides, since the writing efficiency of the TROM is very high, as shown by simulations, the storage unit can conduct programming under a very low leakage current; this means that the programming power consumption is very low, so the TROM chip has great attraction for the low power consumption application field; by contrast, the NROM can only conduct programming with great leakage current, so its power consumption during programming is greater than the TROM put forward herein;
thirdly, the self-aligned vertical TROM (
fourthly, the TROM integrating the NOR structure and the NAND structure (see
1. EEPROM cell on SOI, inventors: Reedy, et al. U.S. Pat. No. 6,690,056.
2. Method of forming NROM, inventors: Sung, et al. U.S. Pat. No. 6,458,661.
3. Investigation of a novel tunneling transistor by MEDICI simulation. P.-F. Wang, Th. Nirschl, D. Schmitt-Landsiedel, W. Hansch, SISPAD 2004, Munich, Germany, 2-4 Sep. 2004.
4. Read operation scheme for a high-density, low voltage, and superior reliability nand flash memory device, Inventors: Fang, U.S. Pat. No. 6,175,522.
5. Method of channel hot electron programming for short channel NOR flash arrays, Inventors: Fastow, et al. U.S. Pat. No. 6,510,085.
6. Using hot carrier injection to control over-programming in a non-volatile memory cell having an oxide-nitride-oxide (ONO) structure, Inventors: Derhacobian, et al. U.S. Pat. No. 6,519,182.
Number | Date | Country | Kind |
---|---|---|---|
201110246283.4 | Aug 2011 | CN | national |
Filing Document | Filing Date | Country | Kind | 371c Date |
---|---|---|---|---|
PCT/CN12/00137 | 2/2/2012 | WO | 00 | 6/5/2012 |