The subject matter herein generally relates to a semiconductor, and more particularly to a semiconductor component and a method for fabricating the semiconductor component.
Semiconductor components are widely used. The preparation of semiconductor components is carried out on a basic silicon wafer substrate. After a series of selective etching and thin film deposition, a very small structure is formed on the wafer to implement the circuit design function.
With the miniaturization of the structure of semiconductor components, the degree of integration becomes higher, resulting in the parasitic capacitance of the semiconductor components becoming larger. It is necessary to provide a manufacturing process to solve the above problems.
Implementations of the present disclosure will now be described, by way of embodiments, with reference to the attached figures.
It will be appreciated that for simplicity and clarity of illustration, where appropriate, reference numerals have been repeated among the different figures to indicate corresponding or analogous elements. In addition, numerous specific details are set forth in order to provide a thorough understanding of the embodiments described herein. However, it will be understood by those of ordinary skill in the art that the embodiments described herein can be practiced without these specific details. In other instances, methods, procedures, and components have not been described in detail so as not to obscure the related relevant feature being described. Also, the description is not to be considered as limiting the scope of the embodiments described herein. The drawings are not necessarily to scale, and the proportions of certain parts may be exaggerated to better illustrate details and features of the present disclosure.
The term “comprising,” when utilized, means “including, but not necessarily limited to”; it specifically indicates open-ended inclusion or membership in the so-described combination, group, series, and the like.
At block 101, referring to
At block 102, referring to
At block 103, referring to
In at least one embodiment, a surface of a portion of the first polysilicon layer 30 on the periphery region 13 facing away from the semiconductor substrate 10 is flush with a surface of the first oxide layer 20 facing away from the semiconductor substrate 10.
At block 104, referring to
At block 105, referring to
In at least one embodiment, the portion of the second oxide layer 40 on the array region 11 and the boundary open region 15 and the portion of the first polysilicon layer 30 on the array region 11 and the boundary open region 15 is removed by dry etching.
At block 106, referring to
In at least one embodiment, the trench 50 may be formed by etching. In another embodiment, the trench 50 may be formed by other ways, such as mechanical cutting.
At block 107, referring to
At block 108, referring to
At block 109, referring to
In at least one embodiment, the metal layer 70 may be made of a material selected from tungsten, tungsten silicide, titanium, and titanium silicide.
At block 110, referring to
In at least one embodiment, the mask 80 may be made of nitride.
At block 111, referring to
At block 112, referring to
In at least one embodiment, after depositing the oxide 91, the deposited oxide 91 may be executed a chemical mechanical polishing process for planarization.
At block 113, referring to
In at least one embodiment, a width of the bitline 95 is less than a width of the trench 50. In at least one embodiment, the bitline 95 may be separated from a side wall of the trench 50. That is, the bitline 95 may be spaced from the side wall of the trench 50.
In at least one embodiment, a surface of a portion of the mask 80 on the bitline 95 facing away from the semiconductor substrate 10 is flush with a surface of a portion of the mask 80 on the periphery region 13 facing away from the semiconductor substrate 10.
In at least one embodiment, the periphery region 13 includes source and drain portions. Boron or phosphorus may be implanted in the source and drain portions before depositing the first polysilicon layer 30.
In at least one embodiment, the portion of the second polysilicon layer 60 outside the trench 50 and the remaining portion of the second oxide layer 40 on the periphery region 13 may be removed by the following steps:
Referring to
Referring to
Referring to
Referring to
Depending on the embodiment, certain steps of the method described may be removed, others may be added, and the sequence of steps may be altered. It is also to be understood that the description and the claims drawn to a method may include some indication in reference to sequential steps. However, the indication used is only to be viewed for identification purposes and not as a suggestion as to an order for the steps.
In at least one embodiment, a width of the bitline 95 is less than a width of the trench 50. In at least one embodiment, the bitline 95 may be separated from a side wall of the trench 50.
In at least one embodiment, a surface of the second mask 85 facing away from the semiconductor substrate 10 is flush with a surface of the first mask 81 facing away from the semiconductor substrate 10.
In at least one embodiment, a surface of the first polysilicon layer 30 facing away from the semiconductor substrate 10 is flush with a surface of the first oxide layer 20 facing away from the semiconductor substrate 10.
In at least one embodiment, the first metal layer 72 may be made of a material selected from tungsten, tungsten silicide, titanium, and titanium silicide.
In at least one embodiment, the second metal layer 75 may be made of a material selected from tungsten, tungsten silicide, titanium, and titanium silicide.
In at least one embodiment, each of the first mask 81 and the second mask 85 may be made of nitride.
The semiconductor component may be applied in the mobile phone, the computer or other electronic devices.
The above method for fabricating the semiconductor component may reduce a parasitic capacitance of the bitline in the semiconductor component and the volume of the semiconductor component.
It is to be understood, even though information and advantages of the present embodiments have been set forth in the foregoing description, together with details of the structures and functions of the present embodiments, the disclosure is illustrative only; changes may be made in detail, especially in matters of shape, size, and arrangement of parts within the principles of the present embodiments to the full extent indicated by the plain meaning of the terms in which the appended claims are expressed.
Number | Name | Date | Kind |
---|---|---|---|
20060289918 | McDaniel | Dec 2006 | A1 |
20180240705 | Chang | Aug 2018 | A1 |
Number | Date | Country | |
---|---|---|---|
20210280412 A1 | Sep 2021 | US |