This application is based upon and claims the benefit of priority from Japanese Patent Application No. 2011-38439, filed on Feb. 24, 2011; the entire contents of which are incorporated herein by reference.
The present embodiments typically relate to a semiconductor device and a manufacturing method of a semiconductor device.
In backside-illuminated CMOS image sensors, it is needed to bond a device wafer on which a wiring layer is formed and a support wafer for supporting it by a direct bonding method and thereafter remove Si of the device wafer and manufacture a wiring layer for drawing out an electrode to a package.
When a lithography process is performed after removing Si of the device wafer, there is a problem that the wiring layer is displaced by about 10 to 500 nm from an original correct position. Specially, in CMOS image sensors, tolerance of an amount of positional displacement in a color filter process is tight and spectral characteristics are affected, so that wafer yield is directly affected.
A manufacturing method of a semiconductor device according to embodiments includes forming a photodiode layer, which is an active region including a photodiode, on a main surface of a first substrate, forming a wiring layer, which includes a wire and a dielectric layer covering the wire, on the photodiode layer, and forming a dielectric film on the wiring layer. The manufacturing method of the semiconductor device according to the embodiments further includes bonding a second substrate to the dielectric film of the first substrate so that a crystal orientation of the photodiode layer matches a crystal orientation of the second substrate.
A manufacturing method of a semiconductor device according to the embodiments will be explained in detail below with reference to the accompanying drawings. The present invention is not limited to these embodiments.
A manufacturing method of a semiconductor device according to the present embodiment can be applied to, for example, a manufacturing method of a backside-illuminated CMOS image sensor. The manufacturing method of the semiconductor device according to the present embodiment is explained below with reference to
As a first substrate 1 as a device wafer, for example, a SOI wafer or a single- or multilayer epitaxial substrate is used.
A process called FEOL (Front End of Line), such as a lithography process, a film forming process, an etching process, and an ion implantation process, is repeatedly performed on the silicon layer 4 (photodiode layer) to form an active layer, and moreover, devices, such as transistors and photodiodes, are manufactured in the active layer.
Next, as shown in
An outermost surface after forming the wiring layer 7 becomes a bonding surface and therefore needs to be planarized. For example, a process (CVD, application, or the like) of forming a dielectric film 8 and a process (CMP (Chemical Mechanical Polish), RIE, or the like) of grinding the dielectric film 8 are repeatedly performed to form the dielectric film 8 to be a flat outermost surface as shown in
The first substrate 1 subjected to the above processes is bonded to a second substrate 2 as a support wafer as shown in
The surface of the second substrate 2 may be, for example, an unprocessed substrate surface. Alternatively, the surface of the second substrate 2 may be a surface obtained by once forming a film thereon and exposing the substrate surface by performing dry etching, such as RIE, on the surface of the film. Moreover, a SiO2 using TEOS as a material, a thermal oxide SiO2 film, or the like may be the bonding surface of the second substrate 2. Alternatively, a surface of a dielectric layer formed on a wiring layer may be the bonding surface of the second substrate 2.
The process of bonding the first substrate 1 and the second substrate 2 includes a process of cleaning the bonding surfaces, a process of activating the bonding surfaces, and a process of cleaning the bonding surfaces again (not shown). In the process of cleaning the bonding surfaces, cleaning of removing metal contaminations, such as alkaline or acid cleaning, and cleaning of removing organic substances, such as an O3 process, are performed. Moreover, two liquid cleaning or mega sonic (Mega Sonic) cleaning may be used for removing dust.
Moreover, in the process of activating the bonding surfaces, a plasma process, such as ion beam, ion gun, and RIE, may be used. As a gas used for the activation, for example, Ar, N2, O2, H2, or the like is used, and the bonding surfaces are activated under the condition in which the surfaces are not easily damaged. The gaseous species may, of course, be a mixed gas or a single gas.
After the above activation, in the process of cleaning the bonding surfaces again, a cleaning method, such as two liquid cleaning, mega sonic (Mega Sonic) cleaning, or only water washing, which does not damage the active layer, is used for removing dust adhered mainly in the activating process. When the process from the activation to the bonding is performed continuously in a vacuum, re-cleaning is, of course, not performed. Moreover, when cleanliness from the activation to the bonding is sufficiently high, re-cleaning may be omitted.
In the bonding, after aligning the two substrates, i.e., the first substrate 1 (the silicon layer 4) and the second substrate 2 without positional displacement as shown in
After the bonding, a positional displacement measurement (XYθ) between the substrates and a void inspection are performed if needed to inspect the condition of the bonding. In the positional displacement inspection, shape detection of a transmission method, edge detection of a reflection method, or the like is used. Moreover, in the void inspection, infrared light, (IR), ultrasonic wave (SAT), X-ray, or the like is used.
The substrate obtained by bonding the first substrate 1 and the second substrate 2 is annealed for a few hours at a high temperature of 200 to 1000° C. to improve the bonding strength. Typically, the strength tends to be higher as the temperature is higher, however, the annealing is limited up to a temperature of about 400° C. for a few hours in view of the upper temperature limit of a FEOL material. Moreover, when the strength immediately after the bonding is sufficiently high, the annealing can be omitted, performed at a lower temperature, or shortened.
Thereafter, as shown in
Thereafter, a pad (hereinafter, not shown) for drawing out an electrode to a package is formed on the silicon layer 4 in
Thereafter, an antireflection film, color filters (CF: Color Filter), and microlenses are formed to complete a process called wafer process. Next, in a package process called back end, singulation by dicing, mounting on a ceramic package or the like, electrical connection between the electrodes and the package by wire bonding, mounting of a protection glass, and resin sealing are performed, so that functions as a sensor semiconductor device are completed.
According to the present embodiment, because the crystal orientation of the notch of the wafer on which the photodiode layer is formed and the crystal orientation of the notch of the support wafer are set to the same orientation, stress due to difference in Young's modulus that depends on a crystal orientation is reduced, so that pattern deformation after the bonding can be suppressed. In other words, displacement (pattern distortion) of a wiring layer due to stress attributed to a crystal orientation of a wafer can be reduced and thus characteristics of a process in which an amount of displacement is tight can be improved and yield can be improved.
A manufacturing method of a semiconductor device according to the present embodiment can be applied to, for example, a manufacturing method of a backside-illuminated CMOS image sensor. The manufacturing method of the semiconductor device according to the present embodiment is explained below with reference to the cross-sectional views of
As the first substrate 1 as a device wafer, as shown in
A process called FEOL (Front End of Line), such as a lithography process, a film forming process, an etching process, and an ion implantation process, is repeatedly performed on the silicon layer 4 (photodiode layer) to form an active layer, and moreover, devices, such as transistors and photodiodes, are manufactured in the active layer.
In the present embodiment, thereafter, as shown in
Thereafter, as shown in
An outermost surface after forming the wiring layer 7 becomes a bonding surface and therefore needs to be planarized. For example, a process (CVD, application, or the like) of forming the dielectric film 8 and a process (CMP (Chemical Mechanical Polish), RIE, or the like) of grinding the dielectric film 8 are repeatedly performed to form the dielectric film 8 to be a flat outermost surface as shown in
The first substrate 1 subjected to the above processes is bonded to the second substrate 2 as a support wafer as shown in
The surface of the second substrate 2 may be, for example, an unprocessed substrate surface. Alternatively, the surface of the second substrate 2 may be a surface obtained by once forming a film thereon and exposing the substrate surface by performing dry etching, such as RIE, on the surface of the film. Moreover, a SiO2 using TEOS as a material, a thermal oxide SiO2 film, or the like may be the bonding surface of the second substrate 2. Alternatively, a surface of a dielectric layer formed on a wiring layer may be the bonding surface of the second substrate 2.
Details of the process of bonding the first substrate 1 and the second substrate 2, the annealing, and the like are similar to the first embodiment. After bonding the first substrate 1 and the second substrate 2, as shown in
Thereafter, in the process of removing the etching stopper layer 3 by RIE or chemicals and causing the through electrodes 5 to expose as shown in
Thereafter, a pad (hereinafter, not shown) needs to be formed on the silicon layer 4 in
Thereafter, an antireflection film, color filters, and microlenses are formed to complete a process called wafer process. Next, in a package process called back end, singulation by dicing, mounting on a ceramic package or the like, electrical connection between the electrodes and the package by wire bonding, mounting of a protection glass, and resin sealing are performed, so that functions as a sensor semiconductor device are completed.
In the lithography process after the thinning, a mask and an alignment mark need to be aligned with high accuracy. If the alignment accuracy in this process is low, an amount of displacement between the photodiodes and the color filters increases and pixel characteristics degrade. However, when the alignment reference in the CF process is a mark before the thinning, it is not limited to the above.
It is needed that a mark to be a reference is not displaced from the photodiodes for sufficiently ensuring the alignment accuracy in the CF process. In other words, stress and distortion of a layer, in which DTs for forming the through electrodes 5 are formed, need to be reduced. As a reference mark, for example, a DT mark or a mark in the first lithography process after the thinning is used. In order to reduce displacement between the reference mark and the photodiodes, it is important to reduce the internal stress generated when bonding the first substrate 1 and the second substrate 2, that is, to reduce the internal stress of the first substrate 1 itself in addition to ensuring the alignment accuracy in the lithography process. Consequently, distortion due to the bonding can be reduced, so that yield and a sensor performance improve.
While certain embodiments have been described, these embodiments have been presented by way of example only, and are not intended to limit the scope of the inventions. Indeed, the novel embodiments described herein may be embodied in a variety of other forms; furthermore, various omissions, substitutions and changes in the form of the embodiments described herein may be made without departing from the spirit of the inventions. The accompanying claims and their equivalents are intended to cover such forms or modifications as would fall within the scope and spirit of the inventions.
Number | Date | Country | Kind |
---|---|---|---|
2011-038439 | Feb 2011 | JP | national |
Number | Name | Date | Kind |
---|---|---|---|
7897427 | Sakai | Mar 2011 | B2 |
8164126 | Moon et al. | Apr 2012 | B2 |
8378402 | Moon et al. | Feb 2013 | B2 |
8524574 | Sakai | Sep 2013 | B2 |
20060180860 | Pan et al. | Aug 2006 | A1 |
20080203452 | Moon et al. | Aug 2008 | A1 |
20090315134 | Maruyama et al. | Dec 2009 | A1 |
20100184246 | Sakai | Jul 2010 | A1 |
20110136295 | Sakai | Jun 2011 | A1 |
20110217795 | Tanida et al. | Sep 2011 | A1 |
20110304003 | Tanida et al. | Dec 2011 | A1 |
20120187463 | Moon et al. | Jul 2012 | A1 |
Number | Date | Country |
---|---|---|
101604657 | Dec 2009 | CN |
63-228710 | Sep 1988 | JP |
5-109594 | Apr 1993 | JP |
5-152549 | Jun 1993 | JP |
10-144954 | May 1998 | JP |
2001-93787 | Apr 2001 | JP |
2002-134374 | May 2002 | JP |
2002-305291 | Oct 2002 | JP |
2003-347522 | Dec 2003 | JP |
2004-119943 | Apr 2004 | JP |
2005-259828 | Sep 2005 | JP |
2007-220781 | Aug 2007 | JP |
2007-324629 | Dec 2007 | JP |
2008-211220 | Sep 2008 | JP |
201103133 | Jan 2011 | TW |
Entry |
---|
Okuyama, English Machine Translation of JP Patent publication No. 2005-259828, Sep. 22, 2005; (Machine translated Jul. 12, 2014). |
Xiang et al., English Machine Translation of CN document No. 101604657, Published on Dec. 16, 2009; (Machine translated Jul. 12, 2014). |
U.S. Appl. No. 13/220,001, filed Aug. 29, 2011, Takashi Shirono et al. |
U.S. Appl. No. 13/212,644, filed Aug. 18, 2011, Kazumasa Tanida et al. |
Satoshi Hongo, et al., “Direct wafer bonding technology of 300mm wafer”, Solid State Devices and Materials, Nagoya, 2011, pp. 48-49. |
Taiwanese Office Action issued Mar. 24, 2014, in Taiwan Patent Application No. 101105357 (with English translation). |
U.S. Appl. No. 13/422,966, filed Mar. 16, 2012, Yamaguchi, et al. |
U.S. Appl. No. 13/428,424, filed Mar. 23, 2012, Hongo. |
U.S. Appl. No. 13/479,968, filed May 24, 2012, Hongo, et al. |
Office Action issued on Jan. 28, 2014, in Japanese Patent Application No. 2011-038439 with English translation. |
Combined Chinese Office Action and Search Report issued Mar. 5, 2014 in Patent Application No. 201210043827.1 (with English translation of the Office Action and English translation of categories of cited documents) |
Office Action issued Aug. 26, 2014 in Chinese Patent Application No. 201210043827.1 (with English language translation). |
Chinese Office Action dated Dec. 2, 2014, issued in Chinese Patent Application No. 201210043827.1 (with English translation). |
Number | Date | Country | |
---|---|---|---|
20120217600 A1 | Aug 2012 | US |