Number | Date | Country | Kind |
---|---|---|---|
P2000-236814 | Aug 2000 | JP |
Number | Name | Date | Kind |
---|---|---|---|
4938567 | Chartier | Jul 1990 | A |
5266825 | Tsukada et al. | Nov 1993 | A |
5789790 | Morishita et al. | Aug 1998 | A |
6140687 | Shimomura et al. | Oct 2000 | A |
Number | Date | Country |
---|---|---|
3-156929 | Jul 1991 | JP |
8-130304 | May 1996 | JP |
Entry |
---|
K. Imai, et al.; “A 0.13-μm CMOS Technology Integrating High-Speed and Low-Power/High-Density Devices with Two Different Well/Channel Structures”; IEEE IEDM, 1999, pp.667-670. |
Don Monroe, Jack Hergenrother, The Vertical Replacement Gate (VRG) Process for Scalable General-purpose Complementary Logic, Bell Labs, Lucent Technologies, Murray Hill, NJ. |