This application is based upon and claims the benefit of priority from Japanese Patent Application No. 2014-039968, filed Feb. 28, 2014, the entire contents of which are incorporated herein by reference.
Embodiments described herein relate generally to a semiconductor device and a method of manufacturing the same.
In the semiconductor device, for example, solder is used as an electrically connecting joining material between a semiconductor element and a mounting substrate. The joining material needs to be joined at a temperature lower than a breakdown temperature of the semiconductor device, and to have, after joining, a heat-resistance equal to or greater than an operating temperature of the semiconductor device. In addition, the joining material needs to have fatigue life without being broken.
Embodiments provide a semiconductor device, and a manufacturing method thereof in which heat resistance and fatigue life may be improved.
In general, according to one embodiment, a semiconductor device includes a semiconductor element, a mounting substrate including wiring layers thereon and/or therein containing copper, and a joining layer which is provided between the semiconductor element and the wiring layer and made of an alloy containing copper and metal other than copper, and in which a melting point of the alloy is higher than a melting point of the metal.
Hereinafter, a semiconductor device according to an embodiment will be described referring to drawings, but the exemplary embodiments are not limited thereto.
A structure of a semiconductor device 1 according to a first embodiment will be described referring to
The semiconductor device 1 includes a semiconductor element 11, a joining layer 12, and a mounting substrate 16. The mounting substrate 16 includes a first wiring layer 13, an insulating substrate 14, a second wiring layer 15, a first surface 14a, and a second surface 14b which is opposite to the first surface 14a.
The first wiring layer 13 is provided on the first surface 14a of the insulating substrate 14. The second wiring layer 15 is provided on the second surface 14b of the insulating substrate 14. The joining layer 12 is provided on the first wiring layer 13. The semiconductor element 11 is provided to the mounting substrate 16 through the joining layer 12.
As the semiconductor material of the semiconductor element 11, for example, silicon (Si), silicon carbide (SiC), gallium nitride (GaN), and the like may be used. The insulating substrate 14 is formed of, for example, silicon nitride (SiN), aluminum nitride (AlN), and the like. The first wiring layer 13 and the second wiring layer 15 are made of copper (Cu). The joining layer 12 is made of a Cu—Zn alloy containing 40 wt % or more of Cu and 60 wt % or less of zinc (Zn).
The thickness of the joining layer 12 is, for example, from about 1 μm to about 100 μm. When the thickness exceeds 100 it takes longer time to form the joining layer 12, and productivity is significantly reduced. The thickness of the joining layer 12 is preferably from 5 μm to 50 μm and more preferably from 5 μm to 20 μm. When the joining layer 12 is thin, heat resistance therethrough is decreased and efficient heat dissipation is performed.
Next, a method of manufacturing the semiconductor device 1 will be described. As shown in
While applying a predetermined pressure to the mounting substrate 16 and the semiconductor element 11 in an non-reactive to metal atmosphere, temperature of the semiconductor element 11, the metal layer 17 first wiring layer 13 and the insulating substrate 14 and second wiring layer 15 are maintained between a melting point of the metal layer 17 (the melting point of Zn is 419° C.) and a breakdown or damage inducing temperature of the semiconductor element 11 and the mounting substrate 16. By maintaining the metal layer 17 in a liquid phase state for a predetermined period of time, a component (Cu) of the first wiring layer 13 and a component (Zn) of the metal layer 17 are diffused into each other. Then, the joining layer 12 made of the Cu—Zn alloy shown in
An amount of inter-diffusion between the first wiring layer 13 and the metal layer 17 depends on period or time of maintenance of the temperature, retention time, atmosphere, applied pressure, and the thickness of the metal layer 17 at the time of joining. Therefore, the quantity of zinc is provided to result in a composition of the joining layer 12 is such that a Cu—Zn alloy containing 40 wt % or more of Cu and 60 wt % or less of Zn is formed. The formed joining layer 12 is a Cu—Zn alloy with a high melting point approximately equal to or more than 830° C.
Next, an effect of the semiconductor device 1 will be described.
For a comparison, a case of using a Cu—Sn binary alloy which is an alloy of Cu and Sn will be described as a conventional example.
Hereafter, a second embodiment will be described using
The second embodiment is different from the first embodiment in that a Cu—Zn—Al alloy containing, as between the Cu and Zn only, 40 wt % or more of Cu and 60 wt % or less of Zn, and with respect to the Cu+Zn wt % compared to the Al wt %, 20 wt % or less of aluminum (Al) is used in the joining layer 12.
Next, a method of manufacturing the semiconductor device 1 will be described. The metal layer 17 is made of a Zn—Al alloy and is maintained at a temperature equal to or more than a melting point of the metal layer 17 (a melting point of Zn—Al: 382° C.). By maintaining the metal layer 17 in a liquid phase state for a predetermined period of time, a component (Cu) of the first wiring layer 13 and a component (Zn—Al) of the metal layer 17 are diffused to each other, and the joining layer 12 made of a Cu—Zn—Al alloy is formed, and thereby the mounting substrate 16 and the semiconductor element 11 are joined together.
Next, the effect of the semiconductor device 1 will be described.
While certain embodiments have been described, these embodiments have been presented by way of example only, and are not intended to limit the scope of the inventions. Indeed, the novel embodiments described herein may be embodied in a variety of other forms; furthermore, various omissions, substitutions and changes in the form of the embodiments described herein may be made without departing from the spirit of the inventions. The accompanying claims and their equivalents are intended to cover such forms or modifications as would fall within the scope and spirit of the inventions.
Number | Date | Country | Kind |
---|---|---|---|
2014-039968 | Feb 2014 | JP | national |
Number | Name | Date | Kind |
---|---|---|---|
5038996 | Wilcox et al. | Aug 1991 | A |
6727587 | Riedl | Apr 2004 | B2 |
6872464 | Hubner et al. | Mar 2005 | B2 |
6915945 | Hubner | Jul 2005 | B2 |
20100143707 | Sasaoka | Jun 2010 | A1 |
20100193801 | Yamada | Aug 2010 | A1 |
20110291282 | Yamada | Dec 2011 | A1 |
20120162958 | Rother | Jun 2012 | A1 |
20130043594 | Sasaki | Feb 2013 | A1 |
20130105205 | Takagi | May 2013 | A1 |
20130256390 | Yamaguchi et al. | Oct 2013 | A1 |
20140248505 | Kalich | Sep 2014 | A1 |
Number | Date | Country |
---|---|---|
5376356 | Dec 2013 | JP |
Number | Date | Country | |
---|---|---|---|
20150249046 A1 | Sep 2015 | US |