Claims
- 1. A semiconductor device comprising:a semiconductor substrate; a buried insulating film formed on a surface of the semiconductor substrate; a plurality of single crystalline semiconductor layers formed on the buried insulating film, the plurality of single crystalline semiconductor layers including at least a first single crystalline semiconductor layer and a second single crystalline semiconductor layer, the first semiconductor layer having a first type semiconductor element formed therein, the second semiconductor layer having a second type semiconductor element formed therein; and first and second element isolation insulating film portions configured to define a region of the first semiconductor element and a region of the second semiconductor element, respectively, in which the first and second element isolation insulating film portions have substantially the same height from the surface of the semiconductor substrate, and the first and second element isolation insulating film portions have a height substantially the same as or higher than those of the first and second single crystalline semiconductor layers.
- 2. The semiconductor device according to claim 1, wherein the first and second single crystalline semiconductor layers differ in thickness from each other.
- 3. The semiconductor device according to claim 1, wherein the first single crystalline semiconductor layer has a MOS transistor as the first type semiconductor element;the second single crystalline semiconductor layer has a bipolar transistor as the second type semiconductor element; and the first and second single crystalline semiconductor layers have substantially the same film thickness, and a film thickness of the first single crystalline semiconductor layer under a gate electrode of the MOS transistor is smaller than a film thickness of the second single crystalline semiconductor layer.
- 4. The semiconductor device according to claim 1, wherein a film thickness of the first single crystalline semiconductor layer is smaller than a film thickness of the second single crystalline semiconductor layer, a full depletion element is formed in the first single crystalline semiconductor layer as the first type semiconductor element, and a partial depletion element is formed in the second single crystalline semiconductor layer as the second type semiconductor element.
- 5. The semiconductor device according to claim 1, wherein a film thickness of the first single crystalline semiconductor layer is smaller than a film thickness of the second single crystalline semiconductor layer, at least one of a full depletion element and a partial depletion element is formed on the first single crystalline semiconductor layer as the first type semiconductor element, and a bipolar transistor is formed on the second single crystalline semiconductor layer as the second type semiconductor element.
- 6. The semiconductor device according to claim 1, wherein a film thickness of the first single crystalline semiconductor layer is smaller than a film thickness of the second single crystalline semiconductor layer, a nonvolatile memory cell is formed on the first single crystalline semiconductor layer as the first type semiconductor element, and a logic circuit is formed in the second single crystalline semiconductor layer as the second type semiconductor element.
- 7. The semiconductor device according to claim 1, wherein a film thickness of the first single crystalline semiconductor layer is smaller than a film thickness of the second single crystalline semiconductor layer, an NMOS element is formed on the first single crystalline semiconductor layer as the first type semiconductor element, and a PMOS element is formed in the second single crystalline semiconductor layer as the second type semiconductor element.
Priority Claims (1)
Number |
Date |
Country |
Kind |
11-327916 |
Nov 1999 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATIONS
This application is based upon and claims the benefit of priority from the prior Japanese Patent Application No. 11-327916, filed Nov. 18, 1999, the entire contents of which are incorporated herein by reference.
US Referenced Citations (9)
Non-Patent Literature Citations (1)
Entry |
Chinese Patent Office Action dated Oct. 10, 2003, and English translation thereof. |