This application is based upon and claims the benefit of priority from the prior Japanese Patent Applications No. 2012-070000, filed on Mar. 26, 2012 and No. 2012-238886, filed on Oct. 30, 2012, the entire contents of which are incorporated herein by reference.
Embodiments described herein relate to a semiconductor device and a semiconductor module.
In a conventional power semiconductor device, a gate electrode, a source electrode (cathode electrode), an anode potential portion, and a junction termination portion are formed on the same main surface of the semiconductor substrate. Therefore, when the gate and source electrodes are connected to external electrodes, bonding wires need to be disposed across the joint termination portion and the anode potential portion. This becomes a cause of noise of signals and instability of circuit operation. Furthermore, when a plurality of semiconductor chips having such structures are placed in one package, a similar problem occurs with regard to the bonding wires which connect the chips and other circuits or the like. Especially when the noise is added to a signal for controlling the circuit operation, variations in operation occur among the chips.
Embodiments will now be explained with reference to the accompanying drawings.
In one embodiment, a semiconductor device includes a semiconductor substrate having first and second main surfaces, and including a first semiconductor layer of a first conductivity type disposed in the semiconductor substrate, a second semiconductor layer of a second conductivity type disposed on a surface of the first semiconductor layer on a first main surface side, a third semiconductor layer of the first conductivity type disposed on a surface of the second semiconductor layer, and a fourth semiconductor layer of the second conductivity type disposed on a surface of the first semiconductor layer on a second main surface side. The device further includes a control electrode disposed on the first main surface side of the semiconductor substrate, and a first main electrode disposed on the first main surface side of the semiconductor substrate. The device further includes a second main electrode disposed on the second main surface side of the semiconductor substrate, and a junction termination portion disposed on the second main surface side of the semiconductor substrate and having an annular planar shape surrounding the fourth semiconductor layer.
A semiconductor substrate 100 of the device of
The semiconductor device of
First and second conductivity types are set as the N type and the P type in the present embodiment, respectively. However, the first and second conductivity types may be set as the P type and the N type, respectively.
The semiconductor substrate 100 is, for example, a silicon substrate. Reference signs S1 and S2 denote a first main surface (front surface) and a second main surface (back surface) of the semiconductor substrate 100, respectively.
The first base layer 101 is a high resistive layer which occupies a major part in the semiconductor substrate 100. As shown in
The second base layer 102 is formed on a surface of the first base layer 101 on the first main surface side (i.e., on the S1 side). The source layer 103 is formed on a surface of the second base layer 102. The drain layer 104 is formed on a surface of the first base layer 101 on the second main surface side (i.e., on the S2 side). The present embodiment may adopt a structure in which the third semiconductor layer 103 is set as a drain layer, and the fourth semiconductor layer 104 is set as a source layer.
The peripheral diffusion layer 105 is formed on side surfaces and the first and second main surfaces Si and S2 of the semiconductor substrate 100. Portions of the peripheral diffusion layer 105 which are formed on the first main surface Si functions as cathode layers. The anode layer 106 is formed to cover the drain layer 104 between the first base layer 101 and the drain layer 104. The present embodiment may adopt a structure in which the fifth semiconductor layer 105 is set as an anode layer, and the sixth semiconductor layer 106 is set as a cathode layer.
The gate electrodes 112 are formed in trenches which are formed on the first main surface side (Si side) of the semiconductor substrate 100 via the gate insulators 111. The gate insulators 111 are, for example, silicon oxide layers. The gate electrodes 112 are, for example, polysilicon layers.
The first main electrode 121 is continuously formed on the MOSFET portion 201 and on the diode portion 202 on the first main surface side (S1 side) of the semiconductor substrate 100. The first main electrode 121 functions as a source electrode (emitter electrode) and a cathode electrode.
The second main electrode 122 is formed at a position in contact with the drain layer 104 and the anode layer 106 on the second main surface side (S2 side) of the semiconductor substrate 100. The second main electrode 122 functions as a drain electrode (collector electrode) and an anode electrode.
The junction termination portion 203 is formed on the second main surface side (S2 side) of the semiconductor substrate 100. The junction termination portion 203 has an annular planar shape which surrounds the drain layer 104 and the anode layer 106 (see
Returning to
The junction termination portion 203 of the present embodiment is a guard ring layer, and has a structure in which one or more annular P type diffusion layers X1 and one or more annular N type diffusion layers X2 are alternately disposed. The N type diffusion layers X2 correspond to portions of the first base layer 101. The P type diffusion layers X1 correspond to layers which are formed simultaneously with the peripheral diffusion layer 105. The junction termination portion 203 may be a reduced surface (RESURF) layer which includes a diffusion layer formed on the side surface and the bottom surface of an annular insulator.
The junction termination portion 203 of the present embodiment is formed between the drain layer 104 (anode layer 106) and the peripheral diffusion layer 105. This makes it possible to prevent a depletion layer extending in the peripheral diffusion layer 105 from reaching the drain layer 104 (anode layer 106). In the present embodiment, the depletion layer in the peripheral diffusion layer 105 extends from the first main surface S1 of the semiconductor substrate 100 to the second main surface S2 through the side surface of the semiconductor substrate 100. The extension of the depletion layer is blocked by the junction termination portion 203 on the second main surface (S2) side.
As described above, the gate electrodes 112 and the source electrode (first main electrode) 121 in the present embodiment are formed on the first main surface (Si) side of the semiconductor substrate 100. In contrast, the junction termination portion 203 is formed on the second main surface (S2) side of the semiconductor substrate 100.
Therefore, according to the present embodiment, when the gate electrodes 112 and the source electrode 121 are connected to external electrodes, bonding wires do not need to be disposed across the junction termination portion 203. Therefore, according to the present embodiment, signal noise and unstable operation due to the junction termination portion 203 can be reduced.
To dispose the junction termination portion 203 on the second main surface (S2) side, a size of the drain electrode (second main electrode) 122 is reduced in the present embodiment. The reason is to avoid contact of the junction termination portion 203 and the drain electrode 122. Therefore, when the drain electrode 122 and the junction termination portion 203 in the present embodiment are seen in plan view, an outer peripheral surface of the drain electrode 122 is located inside an inner peripheral surface of the junction termination portion 203. More specifically, the drain electrode 122 in the present embodiment is disposed inside the junction termination portion 203.
The structure of each gate electrode 112 is a trench gate type in the present embodiment. However, the structure of each gate electrode 112 may be other than the trench gate type.
Although the semiconductor device of
The junction termination portion 203 is formed on the second main surface (S2) side of the semiconductor substrate 100, and has an annular planar shape which surrounds the drain layer 104 (see
Returning to
The junction termination portion 203 of the present embodiment includes an annular N type diffusion layer Y1, and one or more annular P type diffusion layers Y2, and one or more annular N type diffusion layers Y3 which are alternately disposed on both sides of the annular N type diffusion layer Y1. This makes it possible to prevent the depletion layer extending in the peripheral diffusion layer 105 from reaching the drain layer 104, and to prevent a depletion layer extending in the drain layer 104 from reaching the peripheral diffusion layer 105.
The N type diffusion layer Y1 is a diffusion layer 107 with an N type impurity concentration higher than that of the first base layer 101. The N type diffusion layers Y3 correspond to portions of the first base layer 101. The P type diffusion layers Y2 correspond to layers which are formed simultaneously with the peripheral diffusion layer 105.
As described above, the junction termination portion 203 in the present embodiment is formed on the second main surface (S2) side, similarly to the first embodiment. Therefore, according to the present embodiment, when the gate electrode 112 and the source electrode (first main electrode) 121 are connected to external electrodes, bonding wires do not have to be disposed across the junction termination portions 203. Therefore, according to the present embodiment, signal noise and unstable operation due to the junction termination portion 203 can be reduced.
The semiconductor module of
Each semiconductor chip 300 of
The cathode unit 301 is disposed on the first main surface (S1) sides of the semiconductor chips 300, whereas the anode unit 302 is disposed on the second main surface (S2) sides of the semiconductor chips 300. The cathode unit 301 and the anode unit 302 are connected to the first and second main electrodes 121 and 122 of the semiconductor chips 300, respectively. The cathode unit 301 and the anode unit 302 control the semiconductor chips 300 to operate the semiconductor chips 300 as diodes.
Each semiconductor chip 300 of
For convenience of preparing the drawing, a plurality of bonding wires 303 are illustrated by being combined into one in
The semiconductor module of
Each semiconductor chip 300 includes a gate pad 401, a sense pad 402, and a plurality of electrodes 403 which are provided on the first main surface (Si) side.
The gate pad 401 is connected to the gate electrodes 112 of the respective MOSFETs shown in
Each electrode 403 corresponds to the first main electrode 121 shown in
Each gate circuit 421 is connected to a corresponding semiconductor chip 300 by the bonding wires 303, and controls the MOSFETs in the corresponding semiconductor chip 300. More specifically, each gate circuit 421 applies a gate voltage to the gate electrodes 112 via the gate pad 401 to control the MOSFETs. Each gate circuit 421 accesses the state detector via the sense pad 402 to detect a state in the corresponding semiconductor chip 300. Examples of the state detected by each gate circuit 421 include a current, a voltage, a temperature and the like in the corresponding semiconductor chip 300. When the temperature is to be detected, the diode in the semiconductor substrate 100 is used. The gate voltage is an example of a control voltage of the disclosure.
The active controller 422 controls the gate circuits 421 to operate the semiconductor chips 300. The active controller 422 controls the gate circuits 421 by active control based on the detection results of the states in the semiconductor chips 300, which are provided from the gate circuits 421. Therefore, the active controller 422 controls the gate circuits 421 based on the states in the semiconductor chips 300 which change in accordance with time, in addition to the initial set values. Such control has the advantage of being able to suppress variations of the operation of the semiconductor chips 300 by variations of the states in the individual semiconductor chips 300.
Effects of providing the junction termination portions 203 on the second main surface (S2) sides of the respective semiconductor chips 300 in the semiconductor module of
In a case where the junction termination portions 203 are provided on the first main surface (Si) sides, the bonding wires 303 which connect the semiconductor chips 300 and the gate circuits 421 are disposed across the junction termination portions 203. Therefore, noise is likely to be added to the signals on the bonding wires 303 in this case. Furthermore, a distance between each junction termination portion 203 and the active controller 422 becomes short in this case, so that noise is also likely to be added to the signals on the bonding wires 303 which connect each gate circuit 421 and the active controller 422.
In this case, if noise is added to the signals for operation control of the semiconductor chips 300 and the gate circuits 421, it is afraid that variations in operation of the semiconductor chips 300 cannot be suppressed.
Therefore, the junction termination portions 203 in the present embodiment are provided on the second main surface (S2) sides of the respective semiconductor chips 300. Therefore, according to the present embodiment, noise of the signals can be reduced, and variations in operation of the semiconductor chips 300 can be suppressed.
Dynamic characteristics (behavior) variations among the semiconductor chips 300 are desirably suppressed to within, for example, 5%. According to the semiconductor module of the present embodiment, such control can be realized.
In fourth and fifth embodiments, examples of a method of manufacturing the semiconductor device of
First, the first base layer 101 is formed in the semiconductor substrate 100 (
A trench H is then formed in the dicing region R3 of the semiconductor substrate 100 (
A P type diffusion layer 105c to be a portion of the peripheral diffusion layer 105 is then formed on side surfaces and a bottom surface of the trench H (
Thereafter, in the present embodiment, the first and second main electrodes 121 and 122 and the like are formed, and the semiconductor substrate 100 is then cut in the dicing region R3. In this manner, the semiconductor device of
First, a structure shown in
Trenches H1 and H2 are then formed on a border between the chip region R1 and the dicing region R3 and on a border between the chip region R2 and the dicing region R3, respectively (
P type diffusion layers 105d and 105e to be portions of the peripheral diffusion layer 105 are then formed in the trenches H1 and H2 (
Thereafter, in the present embodiment, the first and second main electrodes 121 and 122 and the like are formed, and the semiconductor substrate 100 is then cut in the dicing region R3. In this manner, the semiconductor device of
As described above, according to the fourth or fifth embodiment, the peripheral diffusion layer 105 can be formed on the side surfaces of the semiconductor substrate 100 to manufacture the semiconductor device of
In
The trenches 132 and 133 are formed on the first and second main surfaces Si and S2 sides of the semiconductor substrate 100, respectively. The insulator 131 is continuously formed on the first and second main surfaces Si and S2 and the side surface in the vicinity of the side surface of the semiconductor substrate 100. A part of the insulator 131 is also formed on side surfaces and bottom surfaces of the trenches 132 and 133.
The main electrodes 123 and 124 are formed on the first and second main surfaces Si and S2 sides of the semiconductor substrate 100, respectively. Parts of the main electrodes 123 and 124 are also embedded in the trenches 132 and 133 via the insulator 131, respectively.
The main electrodes 123 and 124 are connected to a source line, similarly to the first main electrode 121. Therefore, the junction termination portion 203 of
In the present embodiment, a structure in which the trenches 132 and 133 are not provided may be adopted as shown in
As described above, according to the sixth embodiment, the junction termination portion 203 can be formed on the second main surface (S2) side without forming the peripheral diffusion layer 105 on the side surface of the semiconductor substrate 100.
In a seventh embodiment, examples of a semiconductor module in which the active controller 422 is disposed outside the package 400 will be described with reference to
The semiconductor module of
The semiconductor module of
The optical fiber 500 of
According to the structure of
In the semiconductor module of
The semiconductor modules of
In
In
In
In
A semiconductor module of
A semiconductor module of
In the present embodiment, two or more of the structures shown in
In the present embodiment, a short-circuit protection circuit for protecting the transistors may be interposed in the position of the RTC(s) 504.
As described above, according to the present embodiment, the active controller 422 can be disposed outside the package 400. Therefore, according to the present embodiment, the active controller 422 is disposed separately from the junction termination portions 203, so that the signal noise can be reduced, and variations in operation of the semiconductor chips 300 can be suppressed.
Therefore, in the first to the seventh embodiments, the method of mounting shown in
The semiconductor chips 600 have structures different from that of the semiconductor chip 300. For example, the semiconductor chips 600 are configured to operate with lower device operation voltages than the semiconductor chip 300. An example of the semiconductor chips 600 includes semiconductor chips whose main material is Si (silicon). In this case, an example of the semiconductor chip 300 includes a semiconductor chip whose main material is SiC (silicon carbide) or GaN (gallium nitride). A low voltage MOSFET, a diode, a PDA, a control IC or the like may be stacked on the semiconductor chip 300, instead of or with the semiconductor chips 600.
The semiconductor structures C may be connected to each other by parallel connection as shown in
The semiconductor structures C may be connected to each other by combination of series connection and parallel connection. One example thereof is shown in
Each semiconductor chip 300 of
However, if the structure shown in, for example, any one of
As shown in
The first and second semiconductor chips 300a and 300b are power semiconductor devices. At least one of the first and second semiconductor chips 300a and 300b may have the structure shown in
The first and second semiconductor chips 300a and 300b are bonded via the insulator substrate 711 with each other, and electrically connected with each other via the wirings 712 and 714. The numerals 713 denote bonded places of electrodes by soldering or the like in the insulator substrate 711. The current sensor 715 is configured to detect a current flowing in the wiring 714, and is used to feed back a detection result of the current to the control of the semiconductor chip 300. The current sensor 715 may be replaced with a resistor for current sensing.
The first semiconductor chip 300a includes a plurality of Si-type transistors integrated to be disposed in parallel, and corresponds to a numeral 700a in
The second semiconductor chip 300b includes a plurality of compound-type transistors integrated to be disposed in parallel, and corresponds to a numeral 700b in
As shown in
Effects of the eighth embodiment are now described.
When a compound-type device is manufactured, it is generally easier to manufacture a normally-on device than a normally-off device. Furthermore, the compound-type device having high performance can be generally realized easier by the normally-on device than the normally-off device. Therefore, the second semiconductor chip 300b in the present embodiment is a normally-on device to realize the semiconductor chip 300 having high performance.
However, if the semiconductor chip 300 is a normally-on device, the control electrode of the semiconductor chip 300 needs to be continuously applied with a voltage to switch off the semiconductor chip 300. Therefore, the first semiconductor chip 300a is a normally-off device and the first and second semiconductor chips 300a and 300b are cascaded with each other in the present embodiment so that the semiconductor chip 300 becomes a normally-off device.
As a result, the semiconductor chip 300 of the present embodiment is configured by bonding the first and second semiconductor chips 300a and 300b. In other words, the semiconductor chip 300 of the present embodiment is not formed of one chip but is formed of two chips. Therefore, in a case where a semiconductor module is formed by connecting the semiconductor chips 300 of the present embodiment in parallel to deal with a large amount of current, noise and an uneven current or voltage are easily generated compared to a case where a semiconductor module is formed by connecting semiconductor chips of one-chip type in parallel. Furthermore, in the case where a semiconductor module is formed by connecting the semiconductor chips 300 of the present embodiment in parallel, noise is easily applied to signals on bonding wires near the semiconductor chips 300. Therefore, when a semiconductor module is configured by using the semiconductor chips 300 of the present embodiment, the semiconductor module is preferred to have the structure shown in
In the present embodiment, the transistors in the first semiconductor chip 300a of normally-off type may be compound-type transistors. However, the Si-type transistors in the first semiconductor chip 300a of normally-off type have a benefit that the cost of the first semiconductor chip 300a can be reduced easier than the compound-type transistors in the first semiconductor chip 300a of normally-off type.
In the present embodiment, the transistors in the second semiconductor chip 300b of normally-on type may be Si-type transistors. However, the compound-type transistors in the second semiconductor chip 300b of normally-on type have a benefit that the transistors having high performance can be realized easier than the Si-type transistors in the second semiconductor chip 300b of normally-on type.
The semiconductor chip 300 may be configured by cascading three or more semiconductor chips. In this case, at least one of these semiconductor chips of the semiconductor chip 300 is a normally-off device, and the remaining semiconductor chip(s) is/are normally-on device(s) in the present embodiment. The transistors of these semiconductor chips may be replaced with normally-off or normally-on devices other than the transistors. Regarding the breakdown voltage of the transistors, the breakdown voltage of the transistors in the second semiconductor chip 300b is preferred to be higher than the breakdown voltage of the transistors in the first semiconductor chip 300a, but may be lower than the breakdown voltage of the transistors in the first semiconductor chip 300a depending on applications of the semiconductor chip 300.
The semiconductor module of
Nodes denoted by symbols “*” in
As described above, the semiconductor chip 300 in the present embodiment is configured by cascading K semiconductor chips where K is an integer of two or more. In the present embodiment, at least one of these semiconductor chips of the semiconductor chip 300 functions as a normally-off device. Therefore, according to the present embodiment, the semiconductor chip 300 can be a normally-off device while the semiconductor chip 300 can have high performance.
In the present embodiment, when a semiconductor module is configured by using such semiconductor chips 300, the structure of the semiconductor module shown in
While certain embodiments have been described, these embodiments have been presented by way of example only, and are not intended to limit the scope of the inventions. Indeed, the novel devices and modules described herein may be embodied in a variety of other forms; furthermore, various omissions, substitutions and changes in the form of the devices and modules described herein may be made without departing from the spirit of the inventions. The accompanying claims and their equivalents are intended to cover such forms or modifications as would fall within the scope and spirit of the inventions.
Number | Date | Country | Kind |
---|---|---|---|
2012-070000 | Mar 2012 | JP | national |
2012-238886 | Oct 2012 | JP | national |