This application is based upon and claims the benefit of priority from prior Japanese Patent Application P2007-038644 filed on Feb. 19, 2007; the entire contents of which are incorporated by reference herein.
1. Field of the Invention
The present invention relates to the structure of a semiconductor device and a method for manufacturing the same. In particular, the present invention relates to a semiconductor device having a gate insulator including high-dielectric-constant materials and a method for manufacturing the same.
2. Description of the Related Art
As a metal oxide semiconductor (MOS) transistor for use in a semiconductor integrated circuit, a MOS transistor including a gate insulator containing high-dielectric-constant materials has been known. If the gate insulator containing the high-dielectric-constant materials is used, then a physical thickness of the gate insulator can be thickened while suppressing an equivalent oxide thickness (EOT) in conversion to a silicon oxide film.
However, when the gate insulator containing the high-dielectric-constant materials is directly formed on a silicon substrate, a current drive ability of the MOS transistor is decreased since an interface state density in an interface between the gate insulator and the silicon substrate is increased.
In order to solve such a problem, there has been proposed a method of implementing heat treatment for the gate insulator and a gate electrode (conductive layer) formed on the gate insulator. Here, the gate insulator is composed of a silicon oxide layer formed on the silicon substrate, and of a metal oxide silicate layer that is formed on the silicon oxide layer and contains silicon and the high-dielectric-constant materials. In accordance with this method, the high-dielectric-constant materials contained in the metal oxide silicate layer are diffused into the silicon oxide layer by the heat treatment. Accordingly, a concentration of the high-dielectric-constant materials in the gate insulator becomes low on the silicon substrate side, and becomes high on the gate electrode side. As a result, interface characteristics between the gate insulator and the silicon substrate are maintained.
However, in the above-described method, the metal oxide silicate layer containing silicon is used, and accordingly, there has been a problem that an original dielectric constant of the gate insulator is low.
An aspect of the present invention inheres in a semiconductor device. The semiconductor includes a semiconductor substrate; an insulating layer including a first insulator disposed on the semiconductor substrate and containing silicon and oxygen, an intermediate region disposed on the first insulator and containing a metal element, silicon, oxygen and nitrogen, and a second insulator disposed on the intermediate region and containing the metal element and oxygen, wherein a concentration of the metal element in the intermediate region is higher in a region in contact with the second insulator than in a region in contact with the first insulator; and a conductive layer disposed on the second insulator.
Another aspect of the present invention inheres in a method for manufacturing a semiconductor device. The method includes forming a silicon oxide layer containing silicon and oxygen on a semiconductor substrate; forming a first metal oxide layer containing a metal element and oxygen on the silicon oxide layer; and heating the silicon oxide layer and the first metal oxide layer in a nitride atmosphere; wherein a process for forming the first metal oxide layer and a process for heating the silicon oxide layer and the first metal oxide layer are repeated alternately plural times, so that an intermediate region is formed, in which a concentration of the metal element is gradually increased from the semiconductor substrate side along a thickness direction of the semiconductor substrate.
Various embodiments of the present invention will be described with reference to the accompanying drawings. It is to be noted that the same or similar reference numerals are applied to the same or similar parts and elements throughout the drawings, and the description of the same or similar parts and elements will be omitted or simplified.
Generally and as it is conventional in the representation of semiconductor devices, it will be appreciated that the various drawings are not drawn to scale from one figure to another nor inside a given figure.
In the following descriptions, numerous specific details are set forth such as specific signal values, etc., to provide a thorough understanding of the present invention. However, it will be obvious to those skilled in the art that the present invention may be practiced without such specific details. In other instances, well-known circuits have been shown in block diagram form in order not to obscure the present invention in unnecessary detail.
A description will be made below of a configuration of a MOS transistor 10 according to an embodiment of the present invention.
As shown in
The silicon substrate 11 is a semiconductor substrate with a thin plate shape, in which impurities are diffused into single crystal silicon.
The insulating layer 12 is formed on the silicon substrate 11. As shown in
As shown in
The gate electrode 13 is formed on the insulating layer 12. As a material of the gate electrode 13, there may be employed: high-melting-point metal materials (SiGe, Ti, Ta, W, Mo, and the like) and nitrides thereof; or silicide materials such as NiSi: as well as polycrystal silicon formed by a chemical vapor deposition (CVD) method.
The semiconductor device, according to the embodiment of the present invention, has a gate insulator in which the interface characteristics with the semiconductor substrate are good, the physical thickness is thick, and the dielectric constant is high.
A description will be made of a manufacture method of the MOS transistor 10 according to the embodiment of the present invention by referring to the drawings.
As shown in
In Step S20, a silicon oxide layer 24 containing Si and oxygen is formed on the main surface of the silicon substrate 11.
In Step S30, a metal oxide layer 25 containing Hf and O is formed on the silicon oxide layer 24 (first process).
In Step S40, the silicon oxide layer 24 and the metal oxide layer 25 are heated in a nitrogen (N2) gas atmosphere (second process). The process in Step S40 may be performed by using the RTA apparatus. For example, the heat treatment is performed under conditions where a temperature is approximately 700 to 800° C. and a time is approximately 20 seconds. In such a way, as shown in
Next, the first process in Step S30 and the second process in Step S40 are alternately performed, for example, 20 times. In such a way, the metal silicate layer 26 is formed while gradually converting the silicon oxide layer 24 into the silicate. Specifically, the first process and the second process are alternately repeated, whereby the metal silicate layer 26 is gradually formed, and the intermediate region 22 shown in
In Step S50, the HfO2 film is formed on the intermediate region 22 by using the ALD apparatus, whereby the insulating layer 12 is formed.
In Step S60, the gate electrode 13 is formed on the insulating layer 12. For example, polycrystal silicon is formed as the gate electrode 13 by the CVD method.
In a vacuum state, the RTA apparatus and the ALD apparatus are connected to each other while interposing a load lock chamber therebetween. A wafer is moved through these apparatuses by using a carrier apparatus, whereby these steps from Step S20 to Step S50 can be performed in a coordination manner.
From the above, the insulating layer 12 is formed (refer to
In accordance with the manufacture method of the semiconductor device, which is described above, a semiconductor device is manufactured, which includes a gate insulator in which the interface characteristics with the semiconductor substrate are good, the physical thickness is thick, and the dielectric constant is high.
In accordance with the semiconductor device according to the embodiment of the present invention, in order to form the insulating layer 12, the first process for forming, on the silicon oxide layer 24, the metal oxide layer 25 containing the metal element (hafnium) and oxygen and the second process for heating the silicon oxide layer 24 and the metal oxide layer 25 in the nitride atmosphere are repeated alternately plural times after the silicon oxide layer 24 is formed on the silicon substrate 11.
The insulating layer 12 formed as described above includes the intermediate region 22 in which the concentration of Hf is gradually increased from the silicon substrate 11 side toward the gate electrode 13 side. Moreover, on the silicon substrate 11, the silicon oxide region 21 remains. Hence, the good interface characteristics between the silicon substrate 11 and the insulating layer 12 are achieved.
The first process and the second process are repeated alternately plural times, whereby the intermediate region 22 is formed. Accordingly, the diffusion of Hf into the silicon oxide layer 24 is controlled accurately. As a result, the number of times that the first process and the second process are repeated is controlled, thus making it possible to accurately control the thickness of the silicon oxide region 21 remaining on the silicon substrate 11.
The second process is performed so that the intermediate region 22 composed of hafnium silicate is formed. Accordingly, the impurities owing to the organic metal material in the first process do not remain in the insulating layer 12. Therefore, a density of defects in an inside of the insulating layer 12 is reduced, and electric characteristics thereof are enhanced.
The heat treatment in the second process is performed in the nitride atmosphere, and accordingly, nitrogen can be selectively introduced into the intermediate region 22. As a result, chemical bonding of the hafnium silicate is stabilized.
The semiconductor device according to the embodiment of the present invention is manufactured in the following manner.
First, heat treatment is performed in an oxidation atmosphere, whereby a SiO2 film with a thickness of 1.0 nm is formed on a silicon substrate. Forming conditions are set such that O2 gas is used, a treatment temperature is 900° C., a treatment time is 20 sec, and a treatment pressure is 20 Torr.
An HfO2 film with a thickness of 0.1 nm is deposited on the SiO2 film by the ALD method (first process). Deposition conditions are set such that TDMAH is used as the material of Hf, H2O is used as the oxidant, a heater temperature is 250° C., and a deposition pressure is approximately 13 Pa.
Heat treatment is performed in a nitride atmosphere (second process). Treatment conditions are set such that a treatment temperature is 750° C., a treatment time is 20 sec, and a treatment pressure is 20 Torr.
Then, the first process and the second process are repeated alternately 20 times.
With regard to the semiconductor device of the embodiment, which is manufactured as described above, a transmission electron microscope (TEM) picture of a cross section thereof is shown in
Next, the insulating layer 12 according to the embodiment is successively subjected to etching treatment from the metal oxide layer side, whereby a composition of the insulating layer 12 is evaluated.
Evaluation results are shown in
Moreover, as shown in
A relationship between a gate leakage current density and EOT of the insulating layer of the embodiment is shown in
The reason why such a result is obtained is that the insulating layer 12 according to the embodiment is formed to be thick in terms of the physical thickness while suppressing the increase of the EOT, and that the defect density in the inside thereof is low.
Various modifications will become possible for those skilled in the art after receiving the teachings of the present disclosure without departing from the scope thereof.
Number | Date | Country | Kind |
---|---|---|---|
2007-038644 | Feb 2007 | JP | national |