Claims
- 1. A semiconductor device, comprising:
- an insulating substrate including a first surface having a center and a rim and a semiconductor element mounting portion for mounting a semiconductor element on the center of the first surface, the mounting portion having a periphery, the insulating substrate comprising at least one of aluminum oxide-based sinter, aluminum nitride-based sinter, mullite-based sinter, silicon carbide-based sinter and glass ceramic sinter,
- a plurality of metallized wiring layers extending outwardly on the surface from the periphery of the mounting portion to the rim of the first surface, the metallized wiring layers having at least an inner end section and outer end section, the metallized wiring layers comprising at least one of tungsten, molybdenum, manganese and aluminum, the metallized wiring layers having a surface cladded by plating with at least one of gold or nickel to a thickness of 1.0-20.0 .mu.m,
- a semiconductor element mounted on and in direct contact with the first surface of the substrate at the mounting portion and having electrodes connected to the inner end section of the metallized wiring layers,
- a plurality of outer lead terminals attached to and in direct contact with the outer end section of the metallized wiring layers for connecting the semiconductor element to an exterior electric circuit, the outer lead terminals comprising at least one of a copper alloy comprising primarily copper and an iron alloy comprising primarily iron,
- a molding resin covering the insulating substrate, the semiconductor element and at least part of the outer lead terminals, and
- at least one inorganic insulating layer covering the surface of the metallized wiring layers and leaving uncovered at least a portion of the inner end section connected to the electrodes of the semiconductor element and the outer end section of the metallized wiring layers to which the outer lead terminals are directly attached.
- 2. The device of claim 1, wherein the inorganic insulating layer has a coefficient of thermal expansion, wherein the insulating substrate has a coefficient of thermal expansion, and wherein the coefficient of thermal expansion of the inorganic insulating layer and the coefficient of thermal expansion of the insulating substrate differ by not more than 4.0.times.10.sup.-6 /.degree.C.
- 3. The device of claim 1, wherein the inorganic insulating layer and the insulating substrate comprise substantially the same material.
- 4. The device of claim 1, wherein the inorganic insulating layer has a surface roughness in terms of the average center-line roughness (Ra) that satisfies 0.5 .mu.m.ltoreq.Ra.ltoreq.2.0 .mu.m and has a distribution of asperity heights (Pc) along a 2.5 mm-portion of the surface with 10-90 asperities satisfying 0.1 .mu.m.ltoreq.Pc<0.5 .mu.m, not more than 60 asperities satisfying 0.5 .mu.m.ltoreq.Pc<1.0 .mu.m, and not more than 30 asperities satisfying 1.0 .mu.m.ltoreq.Pc<5.0 .mu.m.
- 5. A semiconductor device, comprising:
- an insulating substrate including a first surface having a center and a rim and a semiconductor element mounting portion for mounting a semiconductor element on the center of the first surface, the mounting portion having a periphery, the insulating substrate comprising at least one of aluminum oxide-based sinter, aluminum nitride-based sinter, mullite-based sinter, silicon carbide-based sinter and glass ceramic sinter,
- a plurality of metallized wiring layers extending outwardly on the first surface from the periphery of the mounting portion to the rim of the first surface, the metallized wiring layers having at least an inner end section and outer end section, the metallized wiring layers comprising at least one of tungsten, molybdenum, manganese and aluminum, the metallized wiring layers having a surface cladded by plating with at least one of gold or nickel to a thickness of 1.0-20.0 .mu.m,
- a semiconductor element mounted on and in direct contact with the first surface of the substrate at the mounting portion and having electrodes connected to the inner end section of the metallized wiring layers,
- a plurality of outer lead terminals attached to and in direct contact with the outer end section of the metallized wiring layers for connecting the semiconductor element to an exterior electric circuit, the outer lead terminals comprising at least one of a copper alloy comprising primarily copper and an iron alloy comprising primarily iron,
- a molding resin covering the insulating substrate, the semiconductor element and at least part of the outer lead terminals,
- wherein the insulating substrate has a surface roughness in terms of the average centerline roughness (Ra) that satisfies 0.5 .mu.m.ltoreq.Ra.ltoreq.2.0 .mu.m, and has a distribution of asperity heights (Pc) along a 2.5 mm-portion of the surface with 10-90 asperities satisfying 0.5 .mu.m.ltoreq.Pc<0.1 .mu.m, 10-90 asperities satisfying 0.1 .mu.m.ltoreq.Pc.ltoreq.0.5 .mu.m, not more than 60 asperities satisfying 0.5 .mu.m.ltoreq.Pc<1.0 .mu.m, and not more than 30 asperities satisfying 1.0 .mu.m.ltoreq.Pc<5.0 .mu.m.
- 6. A method of making semiconductor device, comprising:
- providing an insulating substrate including a first surface having a center and a rim and a semiconductor element mounting portion for mounting a semiconductor element on the center of the first surface, the mounting portion having a periphery, the insulating substrate comprising at least one of aluminum oxide-based sinter, aluminum nitride-based sinter, mullite-based sinter, silicon carbide-based sinter and glass ceramic sinter,
- providing a plurality of metallized wiring layers extending outwardly on the surface from the periphery of the mounting portion to the rim of the first surface, the metallized wiring layers having at least an inner end section and outer end section, the metallized wiring layers comprising at least one of tungsten, molybdenum, manganese and aluminum, the metallized wiring layers having a surface cladded by plating with at least one of gold or nickel to a thickness of 1.0-20.0 .mu.m,
- mounting a semiconductor element on and in direct contact with the first surface of the substrate at the mounting portion and connecting electrodes to the inner end section of the metallized wiring layers,
- attaching a plurality of outer lead terminals to and in direct contact with the outer end section of the metallized wiring layers for connecting the semiconductor element to an exterior electric circuit, the outer lead terminals comprising at least one of a copper alloy comprising primarily copper and an iron alloy comprising primarily iron,
- covering the insulating substrate, the semiconductor element and at least part of the outer lead terminals with a molding resin, and
- covering the surface of the metallized wiring layers with at least one inorganic insulating layer and leaving uncovered at least a portion of the inner end section connected to the electrodes of the semiconductor element and the outer end section of the metallized wiring layers to which the outer lead terminals are directly attached.
- 7. The method of claim 6, wherein the inorganic insulating layer has a coefficient of thermal expansion, wherein the insulating substrate has a coefficient of thermal expansion, and wherein the coefficient of thermal expansion of the inorganic insulating layer and the coefficient of thermal expansion of the insulating substrate differ by not more than 4.0.times.10.sup.-6 /.degree.C.
- 8. The method of claim 6, wherein the inorganic insulating layer and the insulating substrate comprise substantially the same material.
- 9. The method of claim 6, wherein the inorganic insulating layer has a surface roughness in terms of the average center-line roughness (Ra) that satisfies 0.5 .mu.m.ltoreq.Ra.ltoreq.2.0 .mu.m and has a distribution of asperity heights (Pc) along a 2.5 mm-portion of the surface with 10-90 asperities satisfying 0.1 .mu.m.ltoreq.Pc<0.5 .mu.m, not more than 60 asperities satisfying 0.5 .mu.m.ltoreq.Pc<1.0 .mu.m, and not more than 30 asperities satisfying 1.0 .mu.m.ltoreq.Pc<5.0 .mu.m.
- 10. A method of making a semiconductor device, comprising:
- providing an insulating substrate including a first surface having a center and a rim and a semiconductor element mounting portion for mounting a semiconductor element on the center of the first surface, the mounting portion having a periphery, the insulating substrate comprising at least one of aluminum oxide-based sinter, aluminum nitride-based sinter, mullite-based sinter, silicon carbide-based sinter and glass ceramic sinter,
- providing a plurality of metallized wiring layers extending outwardly on the first surface from the periphery of the mounting portion to the rim of the first surface, the metallized wiring layers having at least an inner end section and outer end section, the metallized wiring layers comprising at least one of tungsten, molybdenum, manganese and aluminum, the metallized wiring layers having a surface cladded by plating with at least one of gold or nickel to a thickness of 1.0-20.0 .mu.m,
- mounting a semiconductor element on and in direct contact with the first surface of the substrate at the mounting portion and having electrodes connected to the inner end section of the metallized wiring layers,
- attaching a plurality of outer lead terminals to and in direct contact with the outer end section of the metallized wiring layers for connecting the semiconductor element to an exterior electric circuit, the outer lead terminals comprising at least one of a copper alloy comprising primarily copper and an iron alloy comprising primarily iron,
- covering the insulating substrate, the semiconductor element and at least part of the outer lead terminals with a molding resin,
- wherein the insulating substrate has a surface roughness in terms of the average centerline roughness (Ra) that satisfies 0.5 .mu.m.ltoreq.Ra.ltoreq.2.0 .mu.m, and has a distribution of asperity heights (Pc) along a 2.5 mm-portion of the surface with 10-90 asperities satisfying 0.5 .mu.m.ltoreq.Pc<0.1 .mu.m, 10-90 asperities satisfying 0.1 .mu.m.ltoreq.Pc<0.5 .mu.m, not more than 60 asperities satisfying 0.5 .mu.m.ltoreq.Pc<1.0 .mu.m, and not more than 30 asperities satisfying 1.0 .mu.m.ltoreq.Pc<5.0 .mu.m.
Priority Claims (2)
Number |
Date |
Country |
Kind |
7-094980 |
Apr 1995 |
JPX |
|
7-335170 |
Dec 1995 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 08/634,646 filed on Apr. 18, 1996, now abandoned.
US Referenced Citations (10)
Foreign Referenced Citations (5)
Number |
Date |
Country |
0082448 |
Apr 1986 |
JPX |
0098753 |
May 1987 |
JPX |
0142149 |
May 1990 |
JPX |
0105961 |
May 1991 |
JPX |
0243429 |
Sep 1993 |
JPX |
Continuations (1)
|
Number |
Date |
Country |
Parent |
634646 |
Apr 1996 |
|