Claims
- 1. A semiconductor device comprising:
a signal generation circuit which produces a selection signal; an input/output circuit; first and second data transfer lines connected to said input/output circuit; a memory mat including a plurality of memory cells; and a control circuit connected between said memory mat and said first and second data transfer lines, wherein said control circuit and said input/output circuit are controllable such that if said selection signal is in a first state, said first and second data transfer lines are used for bidirectional transfer of data, and if said selection signal is in a second state, said first and second data transfer lines are used for unidirectional transfer of data.
- 2. A semiconductor device according to claim 1,
wherein said memory cells comprise dynamic memory cells, and said semiconductor device configures a semiconductor memory device of Double Data Rate type if said selection signal is in said first state, or configures a semiconductor memory device of Single Data Rate type if said selection signal is in said second state.
- 3. A semiconductor device according to claim 1,
wherein said signal generation circuit has a terminal, and said selection signal is determined to have said first state or said second state depending on a voltage applied to said terminal.
- 4. A semiconductor device according to claim 3,
wherein said terminal is brought to an electrical floating state or is applied with a predetermined voltage.
- 5. A semiconductor device according to claim 1,
wherein said input/output circuit receives data from the outside of said semiconductor device and outputs data to the outside of said semiconductor device.
- 6. A semiconductor device comprising:
a signal generation circuit which produces a selection signal; an input/output circuit; a first data transfer line connected to said input/output circuit; a second data transfer line connected to said input/output circuit; a memory mat including a plurality of memory cells; and a control circuit connected between said memory mat and said first and second data transfer lines, wherein said control circuit and said input/output circuit are controllable such that if said selection signal is in a first state, a transfer direction of data on said first data transfer line is bidirectional and a transfer direction of data on said second data transfer line is bidirectional, and wherein said control circuit and said input/output circuit are controllable such that if said selection signal is in a second state, a transfer direction of data on said first data transfer line is unidirectional and a transfer direction of data on said second data transfer line is unidirectional.
- 7. A semiconductor device according to claim 6,
wherein said memory cells comprise dynamic memory cells, and said semiconductor device configures a semiconductor memory device of Double Data Rate type if said selection signal is in said first state, or configures a semiconductor memory device of Single Data Rate type if said selection signal is in said second state.
- 8. A semiconductor device according to claim 6,
wherein said signal generation circuit has a terminal, and said selection signal is determined to have said first state or second state depending on the voltage applied to said terminal.
- 9. A semiconductor device according to claim 8,
wherein said terminal is brought to an electrical floating state or is applied with a predetermined voltage.
- 10. A semiconductor device according to claim 6,
wherein said input/output circuit receives data from the outside of said semiconductor device and outputs data to the outside of said semiconductor device.
- 11. A semiconductor device comprising:
a signal generation circuit which produces a selection signal; a first data transfer line for transferring data; a second data transfer line for transferring data; and a memory mat including a plurality of memory cells, said memory mat being coupled to said first and second data transfer lines; wherein a transfer direction of data on said first data transfer line is bidirectional and a transfer direction of data on said second data transfer line is bidirectional, if said selection signal is in a first state, and wherein a transfer direction of data on said first data transfer line is unidirectional and a transfer direction of data on said second data transfer line is unidirectional, if said selection signal is in a second state.
- 12. A semiconductor device according to claim 11,
wherein said memory cells comprise dynamic memory cells, and said semiconductor device configures a semiconductor memory device of Double Data Rate type if said selection signal is in said first state, or configures a semiconductor memory device of Single Data Rate type if said selection signal is in said second state.
- 13. A semiconductor device according to claim 11,
wherein said signal generation circuit has a terminal, and said selection signal is determined to have said first state or said second state depending on a voltage applied to said terminal.
- 14. A semiconductor device according to claim 13,
wherein said terminal is brought to an electrical floating state or is applied with a predetermined voltage.
Priority Claims (1)
Number |
Date |
Country |
Kind |
11-245820 |
Aug 1999 |
JP |
|
Parent Case Info
[0001] This application is a continuation of U.S. application Ser. No. 09/964,669, filed Sep. 28, 2001, which, in turn, is a divisional of U.S. application Ser. No. 09/531,467, filed Mar. 20, 2000, and now U.S. Pat. No. 6,335,901 issued Jan. 1, 2002, the entire disclosures of which are incorporated herein by reference.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09531467 |
Mar 2000 |
US |
Child |
09964669 |
Sep 2001 |
US |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09964669 |
Sep 2001 |
US |
Child |
10231286 |
Aug 2002 |
US |