This invention relates to semiconductor devices. More particularly, the invention relates to Bipolar CMOS DMOS (BCD) semiconductor devices.
Bipolar CMOS DMOS (BCD) process technology incorporates analog components (Bipolar, CMOS, DMOS), digital components (CMOS) and high-voltage transistors (DMOS) on the same die.
A primary driver of BCD process technology growth has been the recent rise of smartphones and tablets. These devices comprise multiple functions which all compete for power, such as the application processor, baseband processor, the large displays, etc. Such a device thus typically uses one or more Power Management Integrated Circuit (PMIC) chips to manage the power with minimal losses to ensure long battery life.
An evolving application highly suitable for BCD process technology is motor-control, which is used in Hard Disk Drives (HDDs) to turn the spindles for example. High-density BCD process technology can be used along with a modern 32-bit microcontroller to implement sophisticated motor-control System-on-Chips (SoCs) that can implement advanced algorithms to help motors deliver the same or greater output whilst consuming less power.
To address the demand for much denser CMOS logic, starting from BCD process technology, the Local Oxidation of Silicon (LOCOS) fabrication process has been developed to insulate MOS transistors from each other. LOCOS is a microfabrication process where a silicon dioxide (SiO2) insulating structure is formed on a silicon (Si) wafer such that the SiO2 insulating structure penetrates the surface of the wafer causing the Si—SiO2 interface to occur at a lower point than the rest of the Si wafer surface (as illustrated in
BCD processes typically employ: low-temperature constraints; and Shallow Trench Isolation (STI) or thin insulating structures (e.g. SIO2) produced using a LOCOS process.
Conversely, High Voltage (HV) devices typically make use of: thick insulating structures (e.g. SIO2) produced using a LOCOS process; the Reduced Surface (Resurf) effect; and High-temperature constraints.
Such contradictory conditions make it difficult to include a HV device within a BCD product (e.g. on a die manufactured using a BCD process).
There is proposed a semiconductor device comprising: a silicon layer; a tapered insulating layer formed on the silicon layer; and a plurality of Bipolar CMOS DMOS device layers formed above the tapered insulating layer, wherein the taper of the tapered insulating layer is in the lower surface of the tapered insulating layer, and wherein the tapered insulating layer has a substantially planar upper surface and is at least partially recessed in the silicon layer.
Embodiments may provide a BCD semiconductor device having a tapered insulating layer portion that is recessed in a silicon layer portion. The tapered insulating layer portion may be more recessed (e.g. recessed to a greater extent) than for conventional LOCOS processing. For a conventional LOCOS processing, the percentage thickness of the oxide portion below the original interface is typically 44% or less, and the percentage thickness of oxide portion above the original interface is therefore typically 56% or more. Conversely, in embodiments, 50% or more of the thickness of the insulating layer may be recessed below the original interface.
The tapered insulating layer may be combined with a plurality of BCD device layers.
The tapered insulating layer portion may be formed using a LOCOS process so as to be recessed in a silicon layer portion. In such embodiments, the tapered insulating structure may extend downwardly into the silicon layer portion so as to have an interface with the silicon layer portion at a lower point than the rest of the silicon layer upper surface. Put another way, the tapered insulating layer portion may extend downwardly into the silicon layer so that, in a first area, the silicon layer is thicker than the tapered insulating layer and so that, in a second area, the tapered insulating layer is thicker than the silicon layer.
Embodiments may provide an advanced BCD device to support HV functionality. Accordingly, embodiments may be used for HV applications using large digital and analog content and HV content.
By way of example, Low Voltage (LV) CMOS/DMOS is typically considered to refer to drain-to-source voltages (Vds) up to 12V.
Medium Voltage (MV), is typically understood to refer to Vds in the range of 12-24V.
HV and Extra High Voltage (EHV) with conventional LOCOS construction, is typically understood to refer to drain-to-source voltages (Vds) in the range of 50V and 120V, respectively. Thus, HV according to proposed embodiments may be higher than 60V, preferably higher than 120V, more preferably higher than 500V, even more preferably higher than 750V, and yet more preferably in excess of 800-900V (as has been demonstrated in tests).
Embodiments may therefore be used for applications where a drain-to-source voltage (Vds) is from an estimated 50V up to (and even in excess of) 900V.
Devices made according to an embodiment may therefore be used for applications connected to mains voltage (e.g. 110V, 220V with voltage spikes due to circuit topology/application), for instance notebook adapters, phone adapters or lighting applications (CFL/LED).
According to an aspect of the invention, there is provided a method of manufacturing a semiconductor device, the method comprising the steps of: forming a tapered insulating layer on a silicon layer; and forming a plurality of Bipolar CMOS DMOS device layers above the tapered insulating layer, wherein the insulating layer is formed such that its taper is in its lower surface, the upper surface is substantially planar, and the tapered insulating layer is at least partially recessed in the silicon layer portion.
There is proposed a concept for manufacturing a semiconductor device having a tapered insulating layer that is recessed in the silicon layer such that more than 44% of the insulating layer's thickness is below the original interface of the silicon layer. The manufacturing method may employ a BCD process.
Embodiments may propose undertaking HV processing steps prior to undertaking LV BCD processing steps so as to reduce or minimise any changes to a LV device formed using the BCD processing steps. Embodiments may thus complete processing steps having high-temperature constraints (such as high temperature anneals and the creation of thick insulating structures using a LOCOS process, for example) before undertaking BCD processes.
The insulating layer may be recessed and have a substantially planar upper surface for trench isolation to be formed using a BCD process. The insulating layer may provide for improved oxide quality and a tapered oxide edge. Such a tapered oxide layer may be beneficial for electrical field distribution and reliability.
The formation of a thick recessed isolation structure (using a LOCOS process for example) together with a buried oxide may enable improved control over the thickness of a thin Silicon-on-Insulator (SOI) layer between the source and drain of a transistor. Such a thin SOI layer may provide a higher critical electric field compared to a conventional SOI layer created using STI.
Examples of the invention will now be described in detail with reference to the accompanying drawings, in which:
The terms, chip, integrated circuit, monolithic device, semiconductor device, and microelectronic device, are often used interchangeably in this field. The present invention is applicable to all the above as they are generally understood in the field.
The terms metal line, interconnect line, trace, wire, conductor, signal path and signalling medium are all related. The related terms listed above, are generally interchangeable, and appear in order from specific to general. In this field, metal lines are sometimes referred to as traces, wires, lines, interconnect or simply metal. Metal lines, generally aluminum (Al), copper (Cu) or an alloy of Al and Cu, are conductors that provide signal paths for coupling or interconnecting, electrical circuitry. Conductors other than metal are available in microelectronic devices. Materials such as doped polysilicon, doped single-crystal silicon (often referred to simply as diffusion, regardless of whether such doping is achieved by thermal diffusion or ion implantation), titanium (Ti), molybdenum (Mo), and refractory metals are examples of other conductors.
The terms contact and via, both refer to structures for electrical connection of conductors at different interconnect levels. These terms are sometimes used in the art to describe both an opening in an insulator in which the structure will be completed, and the completed structure itself. For purposes of this disclosure contact and via refer to the completed structure.
The term vertical, as used herein, means substantially orthogonal to the surface of a substrate. The term lateral, as used herein, means substantially parallel to the surface of a substrate. Also, terms describing positioning or location (such as above, below, top, bottom, etc.) are to be construed in conjunction with the orientation of the structures illustrated in the diagrams.
The diagrams are purely schematic and it should therefore be understood that the dimensions of features are not drawn to scale. Accordingly, the illustrated thickness of any of the layers should not be taken as limiting. For example, a first layer drawn as being thicker than a second layer may, in practice, be thinner than the second layer.
Subsequent formation of a (field) oxide layer 106 covering the upper surface of the SOI layer 104 is illustrated in
As shown in
The silicon nitride layer 108 is also referred to as a patterned masking layer 108. The nitride protects the underlying silicon from oxidizing, while allowing a thermal silicon dioxide SiO2 layer to grow in the exposed area 110.
Accordingly, such selective growth of the thick (field) oxide layer 106 on a silicon layer 104 masked by the patterned silicon nitride layer 108 results in partly-recessed (field) oxide layer 106 as shown in
The silicon nitride layer 108 is then removed, resulting in the structure illustrated in
The oxide layer 106 is then also removed, resulting in the structure illustrated in
Subsequent formation of a (field) oxide layer 112 covering the upper surface of the SOI layer 104 is illustrated in
As shown in
The masking silicon nitride layer 114 is referred to as a patterned masking layer 114. The nitride protects the underlying silicon from oxidizing, while allowing a thermal silicon dioxide SiO2 layer to grow in the exposed area 116. Accordingly, such selective growth of the (field) oxide layer 112 on silicon layer 104 masked by the patterned masking silicon nitride layer 114 results in a recessed (field) oxide layer 118 as shown in
The masking silicon nitride layer 114 is then removed, resulting in the structure illustrated in
The (field) oxide layer 118 is considered to be (semi) recessed because it extends downwardly into (i.e. penetrates) the surface of the SOI layer 104 causing the Si—SiO2 (104-112) interface to occur at a lower point than the rest of the SOI layer 104 surface. In other words, the (field) oxide layer 118 is recessed under the starting surface of the SOI layer 104. As result, the thickness of the SOI layer 104 underlying the exposed area 116 (i.e. below the expanded portion of the (field) oxide layer 118) is reduced (by the amount that the oxide layer 118 has expanded downwardly into the SOI layer 104). The resultant thickness of the SOI can be more easily controlled by the selective oxide growth process than a thickness obtained by another method, such as silicon etching for example. As a consequence this resultant thickness of the SOI layer 104 can be less.
The upper surface of the (field) oxide layer 118 has a substantially flat (i.e. planar) top surface as shown in
It will be appreciated that the insulating structure (i.e. the tapered oxide layer 118) formed using LOCOS process steps described above (with reference to
Such a tapered oxide layer 118 may improve electrical field distribution and reliability. Also, the resultant insulating structure 118 has a substantially flat or planar upper surface, thereby enabling trench isolation formation using a BCD process.
Thus,
A cross section of a semiconductor transistor according to an embodiment of the invention is depicted in
A tapered insulating layer 118 is formed on the SOI layer 104. The tapered insulating layer 118 has a substantially planar upper surface and is partially recessed in the SOI layer 104.
The tapered insulating layer 118 is formed using LOCOS process steps described above (with reference to
From
The area where the insulating layer 118 is thicker than the SOI layer 104 (in other words, the area where the insulating layer 118 is recessed to a greater extent and so thicker) is situated at the drain D side of the transistor to cater for the higher voltages that will be present in the silicon on the drain side of the transistor.
A polysilicon fieldplate 130 is formed on the source S side of the SOI layer 104 and the insulating layer 118 so that the polysilicon fieldplate 130 covers at least a part of the first area (i.e. thinner section) of the insulating layer 118.
An Inter Layer Dielectic (ILD) layer 132 is formed to cover the insulating layer 112 and the polysilicon fieldplate 130.
A metal fieldplate 134 is formed on the ILD layer 132, and the electrical contacts for the source S and drain D of the transistor are formed in the metal layer 134. The source S and drain D contacts make electrical contact with the source and drain implants of the SOI layer 104 using contact vias 136.
A plurality of Inter Metal Dielectric (IMD) layers IMD1, IMD2 are sequentially stacked on the metal layer 134, and a passivation oxide layer 138 is formed on the uppermost IMD layer IMD2. Finally, a passivation nitride layer 140 is formed on the passivation oxide layer 138.
From
Accordingly, in an embodiment such as that described above with reference to
In an embodiment, the MOS channel may be the same as for a low voltage device and thus created during the standard BCD process.
Although an embodiment described above with reference to
Embodiments may help to reduce LV device behaviour changes by placing undertaking HV processing steps in front (i.e. before) LV process steps.
By providing no topography at the start of CMOS processing steps, embodiments may avoid lithography limitations in CMOS that may otherwise be caused by topography,
Embodiments may also provide better oxide quality than for STI-like construction.
Embodiments may exhibit less mechanical stress than for STI-like construction, thus providing less dislocations and improved reliability.
Improved electrical field distribution may be provided in a HV BCD semiconductor device manufactured according to an embodiment due to the provision of a gradual oxide taper instead of STI-like oxide step.
Various modifications will be apparent to those skilled in the art.
For example, the recess formed in the SOI layer 104 using a LOCOS process (as shown in
Alternatively, the recess formed in the SOI layer 104 using a LOCOS process (as shown in
Number | Date | Country | Kind |
---|---|---|---|
13152160.1 | Jan 2013 | EP | regional |
13192567.9 | Nov 2013 | EP | regional |