1. Field of the Invention
The present invention relates to an improvement in the configuration of a heat sink plate on which a semiconductor chip is mounted, in a semiconductor device of the so-called land grid array type in which external terminals that are exposed at a lower surface of a sealing resin are regularly disposed in a lattice-like manner.
2. Description of the Related Art
Hereinafter, configurations of a semiconductor device according to a conventional example will be described with reference to the accompanying drawings.
As shown in
A supporting portion 2b that is formed around the protruding portion 2a of the heat sink plate 2 is a so-called full metal portion exposed to the outside of the semiconductor device, which means that its thickness is the original thickness of the lead frame, and serves to support the protruding portion 2a. The central recessed portion 2c on the lower surface of the protruding portion 2a has a configuration to which the sealing resin 7 does not flow, so that it is not sealed with resin and is exposed to the outside of the semiconductor device together with the supporting portion 2b. An outer peripheral portion 2d surrounding the supporting portion 2b is a thin-walled portion formed by half etching and is embedded in the sealing resin 7, however, a part thereof forms full metal heat releasing terminals 2e, which are exposed to the outside of the semiconductor device. The heat releasing terminals 2e have the shape, size, and arrangement similar to those of the electric signal terminals 5, and have no difference in the external appearance from the electric signal terminals 5 on the lower surface of the semiconductor device.
The above-described conventional semiconductor device has a problem in that after it is connected by solder to a circuit board, it is difficult to form wiring on the circuit board surface below the exposed heat sink plate 2.
Electrodes 10 formed on the board 9 are connected to electric signal terminals 5 of the semiconductor device 8 by a soldering material 11. Numeral 12 denotes a conductor formed at the central portion on the board 9 that is below the lower surface of the semiconductor device 8. The conductor 12 is formed to extend from an electrode 10a on the board 9 corresponding to one of the electric signal terminals 5 of the semiconductor device 8 to a via hole 13 formed in the board 9. The conductor 12 is connected through the via hole 13 to a conductor in an internal layer 14 in the board 9.
In this state, the conductor 12 on the board 9 and the exposed supporting portion 2b on the heat sink plate 2 of the semiconductor device 8 form opposing metal portions. In this state, when a soldering material 11a for the electric signal terminals 5 in the vicinity bulges out or excessive soldering material is separated and becomes a solder ball 15, and such a material is positioned between the conductor 12 and the heat sink plate 2, a short circuit occurs and the circuit characteristics become defective.
This board design is common in forming high-density electronic circuits in recent years, but forming board wiring directly below an exposed heat sink plate may cause a contact between the heat sink plate and the board wiring directly below it, so that such configuration is avoided as a risky design.
It is an object of the present invention to provide a semiconductor device solving the above-described problems of the semiconductor device with a configuration in which a heat sink plate is exposed, so that it is possible to secure a degree of freedom in board wiring below the heat sink plate.
A semiconductor device with a first aspect of the invention includes a semiconductor chip; a heat sink plate on an upper surface of which the semiconductor chip is mounted and on a lower surface of which a plurality of heat releasing terminals are provided; a plurality of electric signal terminals that are regularly disposed in a lattice-like manner around the heat sink plate; a connection member that electrically connects the semiconductor chip and the electric signal terminals; and a sealing resin sealing the semiconductor chip, the heat sink plate, the electric signal terminals, and the connection member such that lower end surfaces of the electric signal terminals and the heat releasing terminals are exposed. The heat sink plate is formed as an integrated body including a protruding portion that protrudes from a central portion of an upper surface and supports the semiconductor chip, a plurality of supporting portions that are positioned around a rear surface of the protruding portion so as to support the protruding portion and that are exposed at a rear surface of the sealing resin, the plurality of heat releasing terminals, and a thin-walled portion that is recessed from lower end surfaces of the supporting portions and the heat releasing terminals. Lower surfaces of the protruding portion and the thin-walled portion are covered with the sealing resin. The plurality of supporting portions are disposed so that they are continuous with the protruding portion and symmetrical with each other around the protruding portion.
A semiconductor device with a second aspect of the invention has a basic configuration that is similar to that of the first aspect. The heat sink plate is provided with a flat upper surface that supports the semiconductor chip. A lower surface of the heat sink plate includes a plurality of heat releasing terminals having the same shape and arrangement as those of the electric signal terminals and exposed at a rear surface of the sealing resin, and a thin-walled portion, which corresponds to a region other than the heat releasing terminals, and which is recessed from a lower end surface of the heat releasing terminals. A lower surface of the thin-walled portion is covered with the sealing resin.
a is a cross-sectional view showing a semiconductor device according to Embodiment 3.
b is a bottom view thereof.
c is a bottom view of a heat sink plate constituting the semiconductor device.
a is a cross-sectional view showing an improved example of the semiconductor device according to Embodiment 3.
b is a bottom view thereof.
c is a bottom view of a heat sink plate constituting the semiconductor device.
a is a cross-sectional view showing a semiconductor device according to Embodiment 5.
b is a bottom view thereof.
c is a bottom view of a heat sink plate constituting the semiconductor device.
a is a cross-sectional view showing an improved example of the semiconductor device according to Embodiment 5.
b is a bottom view thereof.
c is a bottom view of a heat sink plate constituting the semiconductor device.
a and
According to the semiconductor device with the configuration of the present invention, a substantial part on the lower surface of the heat sink plate that is conventionally exposed is embedded in a sealing resin, so that the surface area that is exposed at the lower surface of the heat sink plate from the sealing resin is reduced and a degree of freedom in board wiring below the heat sink plate can be improved.
In the above-mentioned configuration of a first aspect of the invention, an “integrated body” with respect to the heat sink plate means that the included elements are linked mutually so as to form one body. Further, “continuous with the protruding portion” with regard to the plurality of supporting portions means that the supporting portion and the protruding portion have a portion connected with each other.
In a semiconductor device according to the first aspect of the invention, it is preferable that a gap between the supporting portion and the heat releasing terminal and a gap between the supporting portions are at least as wide as a gap between neighboring electric signal terminals, and the heat releasing terminals are provided with a substantially identical shape and arrangement as those of the electric signal terminals.
Furthermore, the heat releasing terminals preferably are disposed symmetrically only at an outer peripheral portion of the heat sink plate. The supporting portions continuous with the protruding portion are preferably at least half as wide as the thickness of the electric signal terminals, and the supporting portions are preferably at least as long as the thickness of the electric signal terminals. A through hole preferably is formed in a part of the thin-walled portion of the heat sink plate. Preferably at least a part of the through hole is open to the upper side of the heat sink plate.
In a semiconductor device according to a second aspect of the invention, the heat releasing terminals can be disposed only at an outer peripheral portion of the heat sink plate. It is possible to dispose the heat releasing terminals at an outer peripheral portion and the central portion of the heat sink plate. A through hole is preferably formed in a part of the thin-walled portion of the heat sink plate.
Hereinafter, embodiments of a semiconductor device according to the present invention will be described with reference to the accompanying drawings.
In the configuration of this semiconductor device, the configuration of the heat sink plate 20 is different from that of the heat sink plate 2 in the conventional example shown in
As in the conventional example, the upper surface of the heat sink plate 20 is provided with a protruding portion 20a on which a semiconductor chip 1 is mounted. The lower surface of the heat sink plate 20 is provided with supporting portions 20b at positions around the protruding portion 20a. The supporting portions 20b are full metal portions exposed at the lower surface of the sealing resin 7, and serve the purpose of holding the protruding portion 20a.
Furthermore, a thin-walled half-etched portion 20c and heat releasing terminals 20d are formed in the lower surface of the heat sink plate 20. The heat releasing terminals 20d, which are full metal portions that are provided with the same shape, size, and arrangement as those of electric signal terminals 5 around them, are exposed from the sealing resin 7 and are connected by solder to a circuit board to secure heat releasing. An advantage gained when the heat releasing terminals 20d have the same shape, size, and arrangement as the electric signal terminals 5 is that the pattern with which a soldering material is supplied when mounting on the board can be unified, which makes it easier to set the mounting parameters. It should be noted that when using solder balls as a material for connection to the board, the balls can have the same size as those used for the electric signal terminals 5. In order to simplify the land design, it is preferable to dispose the heat releasing terminals 20d so that they are arranged in sequence with the electric signal terminals 5. For example, the heat releasing terminals 20d may be disposed only at the outer peripheral portion of the heat sink plate 20, as shown in
Due to such a configuration of the supporting portions 20b of the heat sink plate 20, the half-etched portion 20c around the supporting portions 20b is covered with the sealing resin 7, so that it becomes possible to place conductors on the board surface corresponding to this portion. Different from one large rectangle as the supporting portion 2b in the conventional example shown in
A gap L1 between the supporting portions 20b and the heat releasing terminals 20d and a gap L2 between the supporting portions 20b are preferably at least as wide as a gap L3 between the electric signal terminals 5. Thus, short circuits can be prevented and it becomes possible to secure a sufficient degree of freedom in designing the wiring on the board. The supporting portions 20b have preferably a width L4 that is at least half as wide as a thickness L5 of the lead frame (see
As described above, this embodiment reduces an exposed area on the lower surface of the heat sink plate 20 in order to prevent, to the extent possible, the exposed portion of the heat sink plate 20 from being opposed to the conductors on the board. That is to say, a portion of the heat sink plate 20 that is conventionally exposed is replaced with a resin surface and is designed so that the conductors on the board can be disposed below it. Therefore, even when a foreign material is put on the conductors, problems such as a short circuit do not occur since the opposed surface on the side of the semiconductor device is a resin surface. It is preferable to enlarge, to the extent possible, the surface area of the region that is covered with resin below the heat sink plate 20, in order to secure a degree of freedom in board wiring on the board.
A semiconductor device according to Embodiment 2 shown in
In
The configuration of the heat sink plate 21 of the semiconductor device shown in
In the sealing step in the production of the semiconductor device, the sealing resin 7 flows from a gap 22 directly below the semiconductor chip 1 through the through holes 21e to a lower surface 23 of the heat sink plate 21. In the case without the through holes 21e, in
It should be noted that the through holes 21e are formed so that they are continuous with the protruding portion 21a, as shown in
a to
Unlike the four supporting portions 20b and 21b with the full metal exposure that hold the protruding portions 20a and 21a, which are shown in
As shown in
Next, an example in which the configuration in
In this embodiment, the heat sink plate 28 has a flat configuration without a protruding portion at the central portion thereof. The semiconductor chip 1 is bonded by Ag paste on the central portion of the heat sink plate 28 whose upper surface is flat. In this case, it is not necessary to form a protruding portion or a supporting portion that holds the protruding portion, unlike in the embodiments described above. As a result, the external appearance of the exposed portion of the heat sink plate 28 on the lower surface of the semiconductor device is such that only heat releasing terminals 28b are disposed on a half-etched portion 28a, as shown in
a is a cross-sectional view showing a semiconductor device according to Embodiment 5, and
In this embodiment, the upper surface of the heat sink plate 29 is flat like that in
As described above, by providing the a heat sink plate with a flat upper surface without a protruding portion, and providing it with a through hole, it is possible to secure a degree of freedom in wiring on a circuit board, to facilitate the flow of resin to the lower surface of a heat sink plate, and to omit the step of processing the protruding portion.
a to
In this example, the central portion of the heat sink plate 31 is provided with a central heat releasing terminal 31d. The central heat releasing terminal 31d is an exposed full metal portion and has the same shape and size as those of electric signal terminals 5 or other heat releasing terminals 31b. Numeral 31a denotes a half-etched portion, and numeral 31c denotes a through hole.
When this semiconductor device is mounted on a board 9, the central heat releasing terminal 31d also is connected by solder at the same time, as shown in
Another effect that is gained when the central heat releasing terminal 31d is provided is shown in
As shown in
As described above, the configuration shown in
The invention may be embodied in other forms without departing from the spirit or essential characteristics thereof. The embodiment disclosed in this application is to be considered in all respects as illustrative and not limiting. The scope of the invention is indicated by the appended claims rather than by the foregoing description, and all changes which come within the meaning and range of equivalency of the claims are intended to be embraced therein.
Number | Date | Country | Kind |
---|---|---|---|
2004-004537 | Jan 2004 | JP | national |