Claims
- 1. A semiconductor device, comprising:a plurality of address input terminals; a plurality of address input buffers provided in association with the plurality of address input terminals; a clock terminal which receives a clock signal therein; a plurality of memory cells each having a select terminal connected to each of word lines and a data input/output terminal connected to each of bit lines; and a control circuit which controls the operation of writing data into the memory cells and the operation of reading data from the memory cells in synchronism with the clock signal; and said control circuit provides instructions for a word line selecting operation based on a row address according to a bank active command, provides instructions for a data reading operation having specified each bit line bases a column address according to a read command, provides instructions for a data write operation having specified each bit line based on a column address according to a write command and provides instructions for the initialization of each word line according to a precharge command, and changes said address input buffer from an inactive state to an state after the reception of the bank active command, the read command or the write command and thereafter changes said address input buffer from the active state to the inactive state when writing for the elapse of a predetermined cycle period synchronized with the clock signal.
Priority Claims (1)
Number |
Date |
Country |
Kind |
11-245821 |
Aug 1999 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATION
This application is a division of application Ser. No. 09/640,762 filed Aug. 18, 2000 now U.S. Pat. No. 6,339,552.
US Referenced Citations (6)
Foreign Referenced Citations (2)
Number |
Date |
Country |
9-27192 |
Jan 1997 |
JP |
10-326488 |
Dec 1998 |
JP |