Claims
- 1. An MIS type semiconductor device which comprises:a second conductivity type semiconductor substrate layer, a first conductivity type diffusion layer on the top of said second conductivity type semiconductor substrate layer; a second conductivity type drift path region on the top of said first conductivity type diffusion layer; a first conductivity type compartment region on the top of said second conductivity type drift path region; a second conductivity type drain region in contacts with said second conductivity type drift path region; a second conductivity type source region spaced apart from said second conductivity type drift path region by part of said first conductivity type diffusion layer; and a gate electrode provided via a gate insulation film on the surface of the first conductivity type diffusion layer between the drift path region and the source region, wherein a drift current shall flow in a lateral direction.
- 2. A semiconductor device as claimed in claim 1, wherein the second conductivity type drift path region or the first conductivity type compartment region is stripe shaped and extends between the drain region and the source region.
- 3. An MIS type semiconductor device which comprises:a semiconductor substrate layer, a second conductivity type drift path region on the top of said first conductivity type diffusion layer; a first conductivity type compartment region on the top of said second conductivity type drift path region; a second conductivity type drain region in contact with said second conductivity type drift path region; a second conductivity type source region separated from said second conductivity type drift path region by a first conductivity type area; and a gate electrode provided between said drift path region and said source region.
- 4. A semiconductor device as claimed in claim 3, wherein said first conductivity type are is said first conductivity type diffusion layer.
- 5. A semiconductor device as claimed in claim 3, wherein said first conductivity type area is said first conductivity type compartment region.
- 6. A semiconductor device as claimed in claim 3, wherein said first conductivity type area is an area common to said first conductivity type diffusion layer and said first conductivity type compartment region.
- 7. A semiconductor device as claimed in claim 3, said first conductivity type diffusion layer and said first conductivity type compartment region are in combination above, below, and next to said second conductivity type drift path region.
- 8. A semiconductor device as claimed in claim 3, wherein said second conductivity type drift path region or said first conductivity type compartment region is stripe shaped and extends between said drain region and said source region.
- 9. A semiconductor device as claimed in claim 3, wherein said gate electrode provided is provided via a gate insulation film on the surface of said first conductivity type diffusion layer.
- 10. A semiconductor device as claimed in claim 3, wherein a drift current shall flow in a lateral direction.
- 11. An MIS type semiconductor device which comprises:a semiconductor substrate layer, a first conductivity type diffusion layer on the top of said semiconductor substrate layer; a second conductivity type drift path region on the top of said first conductivity type diffusion layer; a first conductivity type compartment region on the top of said second conductivity type drift path region and having a contact area in contact with said first conductivity type diffusion layer; a second conductivity type drain region in contact with said second conductivity type drift path region; a second conductivity type source region separated from said second conductivity type drift path region via said contact area; and a gate electrode provided between said drift path region and said source region.
- 12. A semiconductor device as claimed in claim 11, wherein said second conductivity type drift path region or said first conductivity type compartment region is stripe shaped and extends between said drain region and said source region.
- 13. A semiconductor device as claimed in claim 11, wherein said gate electrode provided is provided via a gate insulation film on the surface of said first conductivity type diffusion layer.
- 14. A semiconductor device as claimed in claim 11, wherein a drift current shall flow in a lateral direction.
Priority Claims (1)
Number |
Date |
Country |
Kind |
8-007935 |
Jan 1996 |
JP |
|
Parent Case Info
This application is a divisional of and claims the benefit of U.S. patent application Ser. No. 09/583,016, filed May 30, 2000, now U.S. Pat. No. 6,627,948, which is a division of U.S. patent application Ser. No. 08/786,473, filed Jan. 21, 1999, now U.S. Pat. No. 6,097,063 which are incorporated herein by reference.
US Referenced Citations (8)
Foreign Referenced Citations (4)
Number |
Date |
Country |
0 053 854 |
Jun 1982 |
EP |
0164096 |
Dec 1985 |
EP |
07086580 |
Mar 1995 |
JP |
07245410 |
Sep 1995 |
JP |
Non-Patent Literature Citations (3)
Entry |
“A Lateral COMFET Made in Thin Silicon-on-Insulator Film”, Colinge et al, IEEE Electron Device Letters, vol. Edl-7, No. 12, Dec. 1986, pp. 697-699. |
“The Pinch Rectifier: A Low-Forward-Drop High-Speed Power Diode”, Baliga, IEEE Electron Device Letters, vol. Edl-5, No. 6, Jun. 1986, pp. 194-196. |
“Comparison of Lateral and Vertical DMOS Specific On-Resistance”, Amato et al, CH2252-5.85/0000-0736 S1.00 C 1985 IEEE, pp. 736-739. |