Claims
- 1. A semiconductor device comprising:a second conductivity type semiconductor layer; a first first conductivity type region formed on the second conductivity type semiconductor layer, said first first conductivity type region having a drift current flowing between a channel just under a gate electrode and a drain electrode in lateral direction in an ON mode, said first first conductivity type region being depleted in an OFF mode; a second conductivity type region formed on the first conductivity type region, said second conductivity type region not having a drift current flowing in the ON mode, said drift region being depleted in the OFF mode; and a second first conductivity type region formed on a surface side of the second conductivity type region, said second first conductivity type region being electrically connected in parallel to said first first conductivity type region at an edge of channel side and an edge of drain side, said second first conductivity type region having a drift current flowing in lateral direction in an ON mode, said second first conductivity type region being depleted in an OFF mode, wherein said second conductivity type region is not conductively connected to said drain and gate electrodes.
- 2. A semiconductor device as claimed in claim 1,wherein said gate electrode has a field plate, and wherein an edge of a channel side of said second conductivity type region extends under said field plate.
- 3. A semiconductor device comprising:a second conductivity type semiconductor layer; a first first conductivity type region formed on the second conductivity type semiconductor layer, said first first conductivity type region having a drift current flowing between a channel just under a gate electrode and a drain electrode in lateral direction in an ON mode, said first first conductivity type region being depleted in an OFF mode; a second conductivity type region formed on the first conductivity type region, said second conductivity type region not having a drift current flowing in the ON mode, said draft region being depleted an the OFF mode; and a second first conductivity type region formed on a surface side of the second conductivity type region, said second first conductivity type region being electrically connected in parallel to said first first conductivity type region at an edge of channel side and an edge of drain side, said second first conductivity type region having a drift current flowing in lateral direction in an ON mode, said second first conductivity type region being depleted in an OFF mode, wherein said gate electrode has a field plate, and wherein an edge of a channel side of said second conductivity type region extends under said field plate.
Priority Claims (1)
Number |
Date |
Country |
Kind |
8/007935 |
Jan 1996 |
JP |
|
Parent Case Info
This application is a division U.S. patent application Ser. No. 08/786,473, now U.S. Pat. No. 6,097,063 filed Jan. 21, 1997, which is a division of U.S. patent application Ser. No. 09/583,016, now U.S. Pat. No. 6,627,948 filed May 30, 2000, which are incorporated herein by reference.
US Referenced Citations (7)
Foreign Referenced Citations (4)
Number |
Date |
Country |
0 053 854 |
Jun 1982 |
EP |
0164096 |
Dec 1985 |
EP |
07086580 |
Mar 1995 |
JP |
07245410 |
Sep 1995 |
JP |
Non-Patent Literature Citations (3)
Entry |
“A Lateral COMFET Made in Thin Silicon-on-insulator Film”, Colinge et al, IEEE Electron Device Letters, vol. Edl-7, No. 12, Dec. 1986, pp. 697-699. |
“The Pinch Rectifier: A Low-Forward-Drop High-Speed Power Diode”, Baliga, IEEE Electron Device Letters, vol. Edl-5, No. 6, Jun. 1986, pp. 194-196. |
“Comparison of Lateral and Vertical DMOS Specific On-Resistance”, Amato et al., CH2252-5. 85/0000-0736 S1.00 C 1985 IEEE, pp. 736-739. |