Claims
- 1. A semiconductor device comprising:
- a semiconductor substrate having a pair of opposite major surfaces which substrate comprises between said major surfaces a plurality of first semiconductor regions of one conductivity type exposed to one major surface of the substrate, and a second semiconductor region of another conductivity type opposite to said one conductivity type adjacent to said first semiconductor regions and exposed to said one major surface so that said first semiconductor regions are individually separated and surrounded by said second semiconductor region in said one major surface,
- a plurality of first electrodes disposed directly on said first semiconductor regions respectively,
- a second electrode disposed directly on said second semiconductor region,
- a first conductive member which electrically connects said first electrodes together,
- electrical connection means having at least one closed loop shaped portion which is discrete from said second electrode for providing electric connection of low resistance to a selected closed loop shaped area of said second electrode which area corresponds to the closed loop shape of said electrical connection means,
- said first semiconductor regions being arranged along and on the inner and outer sides of said closed loop shaped portion of said electrical connection means, and
- a second conductive member connected electrically to said electrical connection means.
- 2. A semiconductor device as claimed in claim 1, wherein said closed loop shapes of said portion of said electrical connection means and said selected area of said second electrode are substantially circle shapes, and said first semiconductor regions each individually have a strip shape and are respectively arranged in a radial manner on the inner and the outer side of the circle shaped portion of the electrical connection means.
- 3. A semiconductor device as claimed in claim 1, wherein said closed loop shapes of said portion of said electrical connection means and said selected area of said second electrode include a plurality of substantially concentric circles, and said first semiconductor regions each individually have a strip shape and are respectively arranged in a radial manner on an inner and an outer side of each of said circle shaped portion of the electrical connection means.
- 4. A semiconductor device as claimed in claim 1, wherein said electrical connection means includes a metal member having a closed loop line shape disposed directly on said second electrode.
- 5. A semiconductor device of a gate-turn-off type comprising:
- a semiconductor substrate having a pair of opposite major surfaces which substrate includes between said major surfaces a plurality of first emitter regions of one conductivity type exposed to one major surface, a first base region of another conductivity type opposite to said one conductivity type adjacent to said first emitter regions and exposed to said one major surface so that said first emitter regions are individually separated and surrounded by said first base region in said one major surface, a second base region of said one conductivity type adjacent to said first base region, and a second emitter region of said another conductivity type adjacent to said second base region and exposed to the other major surface of the substrate,
- a plurality of first main electrodes disposed directly on said first emitter regions on said one major surface respectively,
- a second main electrode disposed directly on said second emitter region on said other major surface,
- a gate electrode disposed directly on said first base region on said one major surface,
- a composite structure comprising a substantially plate shaped conductor member to be disposed on and electrically connected to said first main electrodes, a ring shaped conductor member to be disposed on and electrically connected to a selected ring shaped area of said second electrode surface, and an insulation member insulating said ring shaped conductor member from said plate shaped conductor member and positioning said ring shaped conductor with respect to said plate shaped conductor member,
- said first emitter regions being disposed radially along the inside and the outside of said ring shaped conductor member, and
- a pair of main external electrodes disposed on said plate shaped conductor member and said second main electrode, respectively.
- 6. A semiconductor device as claimed in claim 5, wherein said one major surface of the semiconductor substrate is an uneven surface, which has mesa shaped portions at said first emitter regions and at a portion of said first base region onto which said ring shape conductor member is disposed.
- 7. A semiconductor device as claimed in claim 6, wherein top surfaces of said mesa shaped portions of said first emitter regions and said portion of said first base region are arranged to be in a plane with one another.
- 8. A semiconductor device as claimed in claim 5, wherein said plate shaped conductor member has at least one groove of a ring shape in a surface which is to be disposed on said first main electrodes and wherein said ring shaped conductor member is embedded in said groove.
- 9. A semiconductor device as claimed in claim 5, wherein said plate shaped conductor member comprises a disc shaped member and at least one flat ring shaped member having an inner diameter larger than a diameter of said disc shaped member, and wherein said ring shaped conductor member is located between said disc shaped member and said flat ring shaped member.
- 10. A semiconductor device as claimed in claim 1, wherein said electrical connection means is mechanically integrated with said first conductive member through insulating material.
- 11. A semiconductor device as claimed in claim 1, wherein said first conductive member and said electrical connection means are in pressure contact with said first electrodes and the selected area of said second electrode, respectively.
- 12. A semiconductor device as claimed in claim 5, wherein said composite structure is pressure contacted to said semiconductor substrate.
- 13. A gate-turn-off thyristor of a flat package type including a four-layer semiconductor substrate and a pair of flat external electrode structures sandwiching said semiconductor substrate and pressurized thereonto, comprising:
- one of said pair of flat external electrode structures including a conductor plate having a looped groove and a conductor loop accommodated in said looped groove through an insulating material; and
- said semiconductor substrate having a surface including a plurality of emitter areas of one conductivity type surrounded by a base area of another conductivity type opposite to said one conductivity type, the base area including a loop portion in register with said conductor loop of said conductor plate, the emitter regions being located at equidistance positions from said looped portion of said base area on both sides of said looped portion of said base area;
- emitter electrodes formed on said emitter areas and being in pressurized contact with said conductor plate; and
- a base electrode formed on said base area, surrounding the respective emitter electrodes and including a contact portion on said looped portion in pressurized contact with said conductor loop.
- 14. A semiconductor device as claimed in claim 13, wherein a surface of the conductor loop which is in pressurized contact with said contact portion of said base electrode is coplanar with a surface of said conductor plate which is in pressurized contact with said emitter electrodes, and wherein said contact portion of said base electrode is coplanar with said emitter electrodes.
- 15. A semiconductor device as claimed in claim 14, wherein said base area has a recessed portion at least around each emitter area.
Priority Claims (1)
Number |
Date |
Country |
Kind |
55-119810 |
Sep 1980 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 295,249, filed Aug. 24, 1981, now abandoned.
US Referenced Citations (5)
Foreign Referenced Citations (1)
Number |
Date |
Country |
136185 |
Oct 1979 |
JPX |
Continuations (1)
|
Number |
Date |
Country |
Parent |
295249 |
Aug 1981 |
|