Claims
- 1. A semiconductor memory device, comprising:a first transistor disposed on a memory cell region; a second transistor disposed on a peripheral circuit region; a first dielectric film disposed on said memory cell region and said peripheral circuit region; a second dielectric film different from said first dielectric film, disposed on said first dielectric film; a capacitor storage electrode which is connected to a region of said first transistor by a plug formed in a crown shape, wherein said capacitor storage electrode is formed in a concave portion through said first dielectric film and said second dielectric film; a capacitor dielectric film formed on an inner surface of said capacitor storage electrode and a part of an outer surface of said capacitor storage electrode and on a part of said first dielectric film, wherein said capacitor dielectric film formed on said first dielectric film is located higher than said capacitor dielectric film formed on a bottom of said crown shape of said capacitor storage electrode; and a capacitor plate electrode formed on said capacitor dielectric film.
- 2. A semiconductor memory device according to claim 1, wherein irregularities are formed on a surface of said capacitor storage electrode.
- 3. A semiconductor memory device according to claim 1, wherein said capacitor storage electrode is comprised of a polycrystalline silicon film containing impurities at a high concentration, or a refractory metal film.
- 4. A semiconductor memory device according to claim 1, wherein said capacitor dielectric film is comprised of one of a stacked film comprised of an oxide film and a nitride film, a stacked film comprised of an oxide film and a tantalum pentoxide film, a stacked film comprised of a nitride film and a tantalum pentoxide film, and a stacked film comprised of an oxide film, a nitride film and a tantalum pentoxide film, a BST film and a PZT film.
- 5. A semiconductor memory device according to claim 4, wherein said capacitor plate electrode is comprised of a polycrystalline silicon film containing impurities of a high concentration, or a refractory metal film.
- 6. A semiconductor memory device according to claim 1, wherein said capacitor plate electrode is electrically connected to a second wiring layer.
- 7. A semiconductor memory device according to claim 1, wherein said second transistor has a diffused region electrically connected to said first wiring layer via a conductor formed through said first dielectric film.
- 8. A semiconductor memory device according to claim 1, wherein an upper face of said first dielectric film formed in said peripheral circuit region is extended into said memory cell region, and is in contact with the outer surface of said capacitor storage electrode.
- 9. A semiconductor memory device according to claim 1, wherein a word line for selecting said first transistor and a data line for supplying charge to said capacitor storage electrode, are formed under said capacitor storage electrode.
- 10. A semiconductor memory device, comprising:a first transistor disposed on a memory cell region; a second transistor disposed on a peripheral circuit region; a first dielectric film disposed on said memory cell region and said peripheral circuit region; a second dielectric film disposed on said first dielectric film; a third dielectric film different from said second dielectric film, disposed on said second dielectric film; a capacitor storage electrode which is connected to a region of said first transistor by a plug formed in a crown shape, wherein said capacitor storage electrode is formed in a concave portion through said first dielectric film, said second dielectric film and said third dielectric film; a capacitor dielectric film formed on an inner surface of said capacitor storage electrode and a part of an outer surface of said capacitor storage electrode and on a part of said second dielectric film, wherein said capacitor dielectric film formed on said second dielectric film is located higher than said capacitor dielectric film formed on a bottom of said crown shape of said capacitor storage electrode; and a capacitor plate electrode formed on said capacitor dielectric film.
- 11. A semiconductor memory device according to claim 10, wherein irregularities are formed on a surface of said capacitor storage electrode.
- 12. A semiconductor memory device according to claim 10, wherein said capacitor storage electrode is comprised of a polycrystalline silicon film containing impurities at a high concentration, or a refractory metal film.
- 13. A semiconductor memory device according to claim 10, wherein said capacitor dielectric film is comprised of one of a stacked film comprised of an oxide film and a nitride film, a stacked film comprised an oxide film and a tantalum pentoxide film, a stacked film comprised of a nitride film and a tantalum pentoxide film, and a stacked film comprised of an oxide film, a nitride film and a tantalum pentoxide film, a BST film and a PZT film.
- 14. A semiconductor memory device according to claim 13, wherein said capacitor plate electrode is comprised of a polycrystalline silicon film containing impurities of a high concentration, or a refractory metal film.
- 15. A semiconductor memory device according to claim 10, wherein said capacitor plate electrode is electrically connected to a second wiring layer.
- 16. A semiconductor memory device according to claim 10, wherein said second transistor has a diffused region electrically connected to said first wiring layer via a conductor formed through said first dielectric film.
- 17. A semiconductor memory device according to claim 10, wherein an upper face of said first dielectric film formed in said peripheral circuit region is extended into said memory cell region and is in contact with the outer surface of said capacitor storage electrode.
- 18. A semiconductor memory device according to claim 10, wherein a word line for selecting said first transistor and a data line for supplying charge to said capacitor storage electrode, are formed under said capacitor storage electrode.
Priority Claims (4)
Number |
Date |
Country |
Kind |
7-300960 |
Nov 1995 |
JP |
|
7-302460 |
Nov 1995 |
JP |
|
7-340368 |
Dec 1995 |
JP |
|
PCT/JP96/03343 |
Nov 1996 |
WO |
|
CROSS-REFERENCE TO RELATED APPLICATION
This application is a continuation of U.S. application Ser. No. 09/077,100, now U.S. Pat. No. 6,617,205, filed May 20, 1998.
US Referenced Citations (17)
Foreign Referenced Citations (17)
Number |
Date |
Country |
000862203 |
Feb 1998 |
EP |
55-178894 |
Jun 1979 |
JP |
56-58253 |
May 1981 |
JP |
56-58254 |
May 1981 |
JP |
56-58255 |
May 1981 |
JP |
57-112066 |
Jul 1982 |
JP |
59-82761 |
May 1984 |
JP |
57-192478 |
Oct 1984 |
JP |
59-231351 |
Dec 1984 |
JP |
59-231851 |
Dec 1984 |
JP |
62-128168 |
Jun 1987 |
JP |
62-213273 |
Sep 1987 |
JP |
63-293967 |
Nov 1988 |
JP |
1-137666 |
May 1989 |
JP |
1-179449 |
Jul 1989 |
JP |
3-214670 |
Sep 1991 |
JP |
5-291526 |
Nov 1993 |
JP |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09/077100 |
May 1998 |
US |
Child |
10/205421 |
|
US |