Claims
- 1. A semiconductor memory device comprising:
a memory cell array having:
first blocks including first memory cell units each having at least one memory cell; and second blocks including second memory cell units each having at least one memory cell connected, wherein said first blocks are arranged on both end portions of said memory cell array, said second blocks are arranged in another portion, and a structure of said first memory cell units on the end portions of said memory cell array is different from a structure of said second memory cell units.
- 2. The semiconductor memory device according to claim 1, wherein a first wiring in a first memory cell unit on an end side of said memory cell array is formed by use of a mask having a data pattern in which a width thereof is set greater than a width of a corresponding second wiring in a second memory cell unit.
- 3. The semiconductor memory device according to claim 1, wherein a width of a first wiring in a first memory cell unit on an end side of said memory cell array is greater than a width of a corresponding second wiring in a second memory cell unit.
- 4. The semiconductor memory device according to claim 3, wherein said first wiring is a selection gate line.
- 5. The semiconductor memory device according to claim 1, wherein said first memory cell units and said second memory cell units have contacts, and a space between a contact and a wiring adjacent to the contact in a first memory cell unit is larger than a space between the contact and a wiring adjacent to a contact in said second memory cell unit.
- 6. The semiconductor memory device according to claim 1, wherein said second memory cell units have contacts and said first memory cell units do not have contacts at corresponding portions.
- 7. The semiconductor memory device according to claim 6, wherein said contacts are contacts formed at nodes on source sides of said memory cell units.
- 8. The semiconductor memory device according to claim 1, wherein said first blocks are dummy blocks.
- 9. The semiconductor memory device according to claim 1, wherein said first blocks are redundancy blocks.
Priority Claims (1)
Number |
Date |
Country |
Kind |
10-187398 |
Jul 1998 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is a continuation of prior application Ser No. 10/166,779, filed Jun. 12, 2002, which is a continuation of prior application Ser. No. 09/749,443, filed Dec. 28, 2000, now U.S. Pat. No. 6,424,588, which is divisional of prior application Ser. No. 09/345,443, filed Jul. 1, 1999, now U.S. Pat. No. 6,240,012, which is based upon and claims the benefit of priority from the prior Japanese Patent Application No. 10-187398, filed Jul. 2, 1998. The entire disclosures of the prior applications are incorporated herein by reference.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09345443 |
Jul 1999 |
US |
Child |
09749443 |
Dec 2000 |
US |
Continuations (2)
|
Number |
Date |
Country |
Parent |
10166779 |
Jun 2002 |
US |
Child |
10452128 |
Jun 2003 |
US |
Parent |
09749443 |
Dec 2000 |
US |
Child |
10166779 |
Jun 2002 |
US |