Claims
- 1. A semiconductor memory device comprising:
a memory cell array having memory cells or memory cell units formed by connecting at least one memory cell, said memory cells or memory cell units being arranged in an array form, wherein at least one of a word line and a selection gate line arranged on an end portion of said memory cell array is formed with a larger width than at least one of a word line and a selection gate line arranged on another portion of said memory cell array.
Priority Claims (1)
Number |
Date |
Country |
Kind |
10-187398 |
Jul 1998 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is continuation of prior application Ser. No. 09/749,443, filed Dec. 28, 2000, which is divisional of prior application Ser. No. 09/345,443, filed Jul. 1, 1999, which is based upon and claims the benefit of priority from the prior Japanese Patent Application No. 10-187398, filed Jul. 2, 1998. The entire disclosures of the prior applications are incorporated herein by reference.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09345443 |
Jul 1999 |
US |
Child |
09749443 |
Dec 2000 |
US |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09749443 |
Dec 2000 |
US |
Child |
10166779 |
Jun 2002 |
US |