| Number | Date | Country | Kind |
|---|---|---|---|
| 3-85625 | Apr 1991 | JPX | |
| 3-212140 | Aug 1991 | JPX | |
| 3-242286 | Sep 1991 | JPX | |
| 4-17809 | Feb 1992 | JPX |
This application is a continuation of application Ser. No. 08/462,936 filed Jun. 5, 1995 now abandoned, which application is a division of application Ser. No. 07/869,917 filed Apr. 15, 1992.
| Number | Name | Date | Kind |
|---|---|---|---|
| 3753242 | Townsend | Aug 1973 | |
| 4660180 | Tanimura et al. | Apr 1987 | |
| 4802129 | Hoekstra et al. | Jan 1989 | |
| 4809156 | Taber | Feb 1989 | |
| 4837744 | Marquot | Jun 1989 | |
| 4912630 | Cochroft, Jr. | Mar 1990 | |
| 4943960 | Komatsu et al. | Jul 1990 | |
| 4953131 | Purdham et al. | Aug 1990 | |
| 4970418 | Masterson | Nov 1990 | |
| 4977538 | Anami et al. | Dec 1990 | |
| 4984206 | Komatsu et al. | Jan 1991 |
| Number | Date | Country |
|---|---|---|
| 115187 | Aug 1984 | EPX |
| 136819 | Apr 1985 | EPX |
| 156316 | Oct 1985 | EPX |
| 277763 | Aug 1988 | EPX |
| 326953 | Aug 1989 | EPX |
| 344752 | Dec 1989 | EPX |
| 420339 | Apr 1991 | EPX |
| 2329527 | Jan 1975 | DEX |
| 60-7690 | Jan 1985 | JPX |
| 63-285795 | Nov 1985 | JPX |
| 61-196345 | Aug 1986 | JPX |
| 61-222091 | Oct 1986 | JPX |
| 62-038590 | Feb 1987 | JPX |
| 1-128294 | May 1989 | JPX |
| 2-087392 | Mar 1990 | JPX |
| 2-270194 | Nov 1990 | JPX |
| Entry |
|---|
| Arimoto et al., "A Circuit Design of Intelligent Cache DRAM With Automatic Write-Back Capability", IEEE Journal of Solid State Circuits, vol. 26, No. 4, Apr. 1991, pp. 560-565. |
| Amitai et al., "Burst Mode Memories Improve Cache Design", IRE Wescon Convention Record, Oct. 1990, pp. 29-32. |
| Kung et al., "An 8KX8 Dynamic RAM with Self-Refresh", IEEE Journal of Solid-State Circuits, vol. 17, No. 5, Oct. 1982, New York, U.S., pp. 863-871. |
| Yamada et al., "A 64Kbit MOS Dynamic RAM with Auto/Self Refresh Functions" Electronics and Communications In Japan, vol. 66, No. 1, Jan. 1983, Silver Spring, MD, U.S., pp. 103-110. |
| Hidaka et al., "The Cache DRAM Architecture: A DRAM with an On-Chip Cache Memory", IEEE MICRO, vol. 10, No. 2, Apr. 1990, New York, U.S., pp. 14-25. |
| Number | Date | Country | |
|---|---|---|---|
| Parent | 869917 | Apr 1992 |
| Number | Date | Country | |
|---|---|---|---|
| Parent | 462936 | Jun 1995 |