Claims
- 1. A semiconductor memory device inputting and outputting data through an input/output circuit coupled to an internal data line comprising:
- a DRAM array including a plurality of dynamic memory cells arranges in rows and columns;
- an SRAM array including a plurality of static memory cells arranged in rows and columns;
- data transfer means provided at a separate position from said internal data line for transferring data between said DRAM array and said SRAM array;
- sense amplifier means for detecting, amplifying and latching information of a memory cell selected in said DRAM array; and
- control means responsive to a transfer designation signal indicating data transfer from said DRAM array to said SRAM array for controlling said transfer means such that said transfer means is activated at an earlier timing than timing of activation of said sense amplifier means; wherein
- a column line of said DRAM array is electrically, directly coupled to said data transfer means through amplifying means provided separately from said sense amplifier means.
- 2. A semiconductor memory device inputting and outputting data through an input/output circuit coupled to an internal data line, comprising;
- a DRAM array including a plurality of dynamic memory cells arranges in rows and columns;
- an SRAM array including a plurality of static memory cells arranged in rows and columns;
- amplifying means provided corresponding to each column of said DRAM array for amplifying a signal on the corresponding column;
- sense amplifier means provided for each column of said DRAM array for amplifying and latching a signal on the corresponding column;
- data transfer means provided at a position separate from said internal data line for transferring data between said DRAM array and said SRAM array;
- transmitting means responsive to a first address for transmitting an output from said amplifying means to said data transfer means; and
- control means responsive to a data transfer designation for activating said data transfer means at a timing earlier than activation of said sense amplifier means.
- 3. A semiconductor memory device comprising:
- first memory cell array having a plurality of static type memory cells;
- second memory cell array having a plurality of dynamic type memory cells
- data transfer means for transferring data between a selected static type memory cell and a selected dynamic type memory cell;
- data transfer bus line coupling the selected dynamic type memory cell to said data transfer means;
- clamping means for clamping a potential of said data transfer bus line; and
- control means said inhibiting the clamping operation of said clamping means in response to an instruction for transferring data from the selected static type memory cell to the selected dynamic type memory cell.
- 4. A semiconductor memory device, comprising:
- first memory cell array having a plurality of static type memory cells arranged in rows and columns, and a plurality of column lines each connecting a column of the static type memory cells;
- second memory cell array having a plurality of dynamic type memory cells;
- data transfer means for transferring data between a selected static type memory cell and a selected dynamic type memory cell;
- clamping means for clamping the potentials of said column lines; and
- control means for inhibiting the clamping operation of said clamping means in response to an instruction for data transfer from the selected dynamic type memory cell to the selected static type memory cell.
- 5. The semiconductor memory device according to claim 2, wherein
- said data transfer means includes means for forming a current mirror type amplifying circuit by supplying a current to said amplifying means.
Priority Claims (4)
Number |
Date |
Country |
Kind |
3-85625 |
Apr 1991 |
JPX |
|
3-212140 |
Aug 1991 |
JPX |
|
3-242286 |
Sep 1991 |
JPX |
|
4-17809 |
Feb 1992 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 08/464,033 filed Jun. 5, 1995 abandoned, which is a division of application Ser. No. 07/869,917 filed Apr. 15, 1992, abandoned.
US Referenced Citations (11)
Foreign Referenced Citations (18)
Number |
Date |
Country |
115187 |
Aug 1984 |
EPX |
136819 |
Apr 1985 |
EPX |
156316 |
Oct 1985 |
EPX |
277763 |
Aug 1988 |
EPX |
326953 |
Aug 1989 |
EPX |
344752 |
Dec 1989 |
EPX |
420339 |
Apr 1991 |
EPX |
2329527 |
Jan 1975 |
DEX |
60-7690 |
Jan 1985 |
JPX |
63-285795 |
Nov 1985 |
JPX |
61-196345 |
Aug 1986 |
JPX |
61-222091 |
Oct 1986 |
JPX |
62-38590 |
Feb 1987 |
JPX |
62-038590 |
Feb 1987 |
JPX |
1-128294 |
May 1989 |
JPX |
2-087392 |
Mar 1990 |
JPX |
2-87392 |
Mar 1990 |
JPX |
2-270194 |
Nov 1990 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
869917 |
Apr 1992 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
464033 |
Jun 1995 |
|