Claims
- 1. A memory device comprising:
- a sense amplifier;
- a pair of data lines connected to respective inputs of said sense amplifier;
- a pair of output lines connected to respective outputs of said sense amplifier;
- a timer for providing first and second equalizing signals;
- a first equalizer responsive to the first equalizing signal for equalizing said data lines;
- a second equalizer responsive to the second equalizing signal for equalizing said output lines; and
- means for varying an interval between the first and second equalizing signals.
- 2. A memory device according to claim 1, further comprising a mode selector for selecting one of using and testing modes.
- 3. A memory device according to claim 2, wherein said timer comprising:
- first delay means for delaying the first equalizing signal by a first delay interval thereby to generate the second equalizing signal; and
- second delay means for delaying the first equalizing signal by a second delay interval thereby to generate the second equalizing signal.
Priority Claims (1)
Number |
Date |
Country |
Kind |
4-345777 |
Dec 1993 |
JPX |
|
Parent Case Info
This is a division of application Ser. No. 08/499,653 filed Jul. 7, 1995 which was a divisional of application Ser. No. 08/172,271, filed Dec. 23, 1993, U.S. Pat. No. 5,615,157.
US Referenced Citations (6)
Divisions (2)
|
Number |
Date |
Country |
Parent |
499653 |
Jul 1995 |
|
Parent |
172271 |
Dec 1993 |
|