Semiconductor package and the method of making the same

Abstract
The present invention relates to semiconductor package and the method of making the same. The method of the invention comprises the following steps: (a) providing a first substrate; (b) mounting a first chip onto a surface of the first substrate; (c) forming a plurality of conductive elements on the surface of the first substrate; (d) covering the conductive elements with a mold, the mold having a plurality of cavities accommodating top ends of each of the conductive elements; and (e) forming a first molding compound for encapsulating the surface of the first substrate, the first chip and parts of the conductive elements, wherein the height of the first molding compound is smaller than the height of each of the conductive elements. Thus, the first molding compound encapsulates the entire surface of the first substrate, so that the mold flush of the first molding compound will not occur, and the rigidity of the first substrate is increased.
Description
BACKGROUND OF THE INVENTION

1. Field of the Invention


The present invention relates to a semiconductor package and the method of making the same, and more particularly to a stacked semiconductor package and the method of making the same.


2. Description of the Related Art



FIGS. 1 to 7 are schematic views of each step of the method of making a conventional stacked semiconductor package. First, referring to FIG. 1, a first substrate 10 is provided. The first substrate 10 has a first surface 101 and a second surface 102. Afterward, a first chip 11 is mounted onto the first surface 101 of the first substrate 10, and is electrically connected to the first substrate 10 via a plurality of first wires 12.


In FIG. 2, a mold 13 is used to cover the first surface 101 of the first substrate 10. The mold 13 has a cavity 131 for accommodating the first chip 11 and the first wires 12.


As shown in FIG. 3, a molding process is performed to encapsulate the first chip 11 and the first wires 12 by injecting a first molding compound 14 into the cavity 131. Afterward, the mold 13 is removed.


In FIG. 4, a ball-mounting process is performed to form a plurality of first solder balls 15 on the first surface 101 of the first substrate 10, which is not covered by the first molding compound 14.


In FIG. 5, a second package 16 is provided. The second package comprises a second substrate 17, a second chip 18, a plurality of second wires 19, a second molding compound 20 and a plurality of third solder balls 21. The second substrate 17 has a first surface 171 and a second surface 172. The second chip 18 is electrically connected to the first surface 171 of the second substrate 17 via the second wires 19. The third solder balls 21 are disposed on the second surface 172 of the second substrate 17.


In FIG. 6, the third solder balls 21 are stacked on the first solder balls 15, and a reflow process is performed to form a plurality of fourth solder balls 22 by melting the third solder balls 21 and the first solder balls 15.


In FIG. 7, a plurality of second solder balls 23 is formed on the second surface 102 of the first substrate 10 to form a stacked package.


The conventional stacked package has the following disadvantages. In the above-mentioned molding process, the mold flush occurs easily, that is, the first molding compound 14 easily flush out of the cavity 131, and enters the space between the mold 13 and the first surface 101 of the first substrate 10. Therefore, the area for mounting the first solder balls 15 is polluted, causing the failure of the ball-mounting process and defects in the package. Moreover, the rigidity of the first substrate 10 is relatively low. After the third solder balls 171 and the first solder balls 15 are melted to form a plurality of fourth solder balls 22, a stress is produced on the first substrate 10. Therefore, the first substrate 10 is pulled so that warpage occurs.


Therefore, it is necessary to provide an innovative and advanced semiconductor package to solve the above problems.


SUMMARY OF THE INVENTION

The present invention is mainly directed to a method of making a semiconductor package which comprises the following steps: (a) providing a first substrate having a first surface and a second surface; (b) mounting a first chip onto the first surface of the first substrate, the first chip being electrically connected to the first substrate; (c) forming a plurality of conductive elements on the first surface of the first substrate; (d) covering the conductive elements with a mold, the mold having a plurality of cavities corresponding to top ends of the conductive elements; and (e) forming a first molding compound for encapsulating the first surface of the first substrate, the first chip and parts of the conductive elements, wherein the height of the first molding compound is smaller than the height of each of the conductive elements.


The present invention is further directed to a semiconductor package, which comprises a first substrate, a first chip, a second substrate, a second chip, a plurality of fourth solder balls and a first molding compound. The first substrate has a first surface and a second surface. The first chip is mounted onto the first surface of the first substrate, and is electrically connected to the first substrate. The second substrate has a first surface and a second surface. The second chip is mounted onto the first surface of the second substrate, and is electrically connected to the second substrate. The fourth solder balls connect the second surface of the second substrate and the first surface of the first substrate. The first molding compound encapsulates the first surface of the first substrate, the chip and parts of the fourth solder balls, and the height of the first molding compound is smaller than the height of each of the fourth solder balls. Thus, in the present invention, the first molding compound encapsulates the entire first surface of the first substrate, so that the mold flush of the first molding compound will not occur, and the rigidity of the first substrate is increased.





BRIEF DESCRIPTION OF THE DRAWINGS


FIGS. 1 to 7 are schematic views of each step of the method of making the conventional stacked semiconductor package;



FIGS. 8 to 13 are schematic views of each step of the method of making a semiconductor package according to the first embodiment of the present invention; and



FIGS. 14 to 19 are schematic views of each step of the method of making a semiconductor package according to the second embodiment of the present invention.





DETAILED DESCRIPTION OF THE INVENTION


FIGS. 8 to 13 are schematic views of each step of the method of making a semiconductor package according to the first embodiment of the present invention. In FIG. 8, a first substrate 30 having a first surface 301 and a second surface 302 is provided. Afterward, a first chip 31 is mounted onto the first surface 301 of the first substrate 30, and is electrically connected to the first substrate 30. In the embodiment, the first chip 31 is electrically connected to the first substrate 30 via a plurality of first wires 32. Afterward, a plurality of conductive elements 33 is formed on the first surface 301 of the first substrate 30. In the embodiment, the conductive elements 33 are a plurality of first solder balls, which are spherical.


In FIG. 9, a mold 34 is used to cover the conductive elements 33. The mold 34 has a plurality of cavities 341. Each of the cavities 341 accommodates top ends of each of the conductive elements 33, and top ends of the conductive elements 33 contact with the cavities 341.


In FIG. 10, a molding process is performed to encapsulate the first surface 301 of the first substrate 30, the first chip 31, the first wires 32 and parts of the conductive elements 33 by forming a first molding compound 35, wherein the height of the first molding compound 35 is smaller than the height of each of the conductive elements 33, so as to expose top ends of the conductive elements 33 out of the first molding compound 35. After the first molding compound 35 is solidified, the mold 34 is removed to form a first semiconductor package 36.


Also in FIG. 10, the first semiconductor package 36 comprises a first substrate 30, a first chip 31, a plurality of conductive elements 33 and a first molding compound 35. The first substrate 30 has a first surface 301 and a second surface 302. The first chip 31 is mounted onto the first surface 301 of the first substrate 30, and is electrically connected to the first substrate 30. In the embodiment, the first chip 31 is electrically connected to the first substrate 30 via a plurality of first wires 32.


The conductive elements 33 are disposed on the first surface 301 of the first substrate 30. In the embodiment, the conductive elements 33 are a plurality of first solder balls. The first molding compound 35 encapsulates the first surface 301 of the first substrate 30, the first chip 31 and parts of the conductive elements 33, wherein the height of the first molding compound 35 is smaller than the height of each of the conductive elements 33, that is, top ends of the conductive elements 33 protrude out of the first molding compound 35.


In the semiconductor package 36, the first molding compound 35 encapsulates the entire first surface 301 of the first substrate 30, so that the mold flush of the first molding compound 35 will not occur, and the rigidity of the first substrate 30 is increased. The semiconductor package 36 may further perform the following processes.


In FIG. 11, a plurality of second solder balls 37 is formed on the second surface 302 of the first substrate 30.


In FIG. 12, a second package 38 is provided. The second package 38 comprises a second substrate 39, a second chip 40, a plurality of third solder balls 42 and a second molding compound 43. The second substrate 39 has a first surface 391 and a second surface 392. The second chip 40 is electrically connected to the first surface 391 of the second substrate 39. In the embodiment, the second chip 40 is electrically connected to the first surface 391 of the second substrate 39 via a plurality of second wires 41. The third solder balls 42 are disposed on the second surface 392 of the second substrate 39. The second molding compound 43 encapsulates the second chip 40, the first surface 391 of the second substrate 39 and the second wires 41.


In FIG. 13, the third solder balls 42 are stacked on the conductive elements 33. Afterward, a reflow process is performed to form a plurality of fourth solder balls 44 by melting the third solder balls 42 and the conductive elements 33. Thus, a semiconductor package 45 is formed, and the semiconductor package 45 is a stacked semiconductor package.


In the embodiment, the second solder balls 37 (FIG. 11) are formed first, and the stacking process and the reflow process (FIGS. 12 and 13) are performed later. It is understood that the stacking process and the reflow process may be performed first, and the second solder balls 37 may be formed later on the second surface 302 of the substrate 30.


Again in FIG. 13, the semiconductor package 45 comprises a first substrate 30, a first chip 31, a second substrate 39, a second chip 40, a second molding compound 43, a plurality of fourth solder balls 44 and a first molding compound 35. The first substrate 30 has a first surface 301 and a second surface 302. The first chip 31 is mounted onto the first surface 301 of the first substrate 30, and is electrically connected to the first substrate 30 via a plurality of first wires 32. The second substrate 39 has a first surface 391 and a second surface 392. The second chip 40 is mounted onto the first surface 391 of the second substrate 39, and is electrically connected to the second substrate 39 via a plurality of second wires 41. The second molding compound 43 encapsulates the second chip 40, the first surface 391 of the second substrate 39 and the second wires 41.


The fourth solder balls 44 connect the second surface 392 of the second substrate 39 and the first surface 301 of the first substrate 30. The molding compound 36 encapsulates the first surface 301 of the first substrate 30, the first chip 31, the first wires 32 and parts of the fourth solder balls 44, and the height of the molding compound 35 is smaller than the height of each of the fourth solder balls 44, that is, the fourth solder balls 44 protrude out of the first molding compound 35.


Preferably, the semiconductor package 45 further comprises a plurality of second solder balls 37 disposed on the second surface 302 of the first substrate 30.



FIGS. 14 to 19 are schematic views of each step of the method of making a semiconductor package according to the second embodiment of the present invention. In FIG. 14, a first substrate 50 is provided. The first substrate 50 has a first surface 501 and a second surface 502. A first chip 51 is mounted onto the first surface 501 of the first substrate 50, and is electrically connected to the first substrate 50. In the embodiment, the first chip 51 is electrically connected to the first substrate 50 via a plurality of first wires 52. Afterward, a plurality of conductive elements 53 is formed on the first surface 501 of the first substrate 50. In the embodiment, the conductive elements 53 are a plurality of first solder balls, which are spherical.


In FIG. 15, a mold 54 is used to cover the conductive elements 53. The mold 54 has a plurality of protrusions 541, and each of the protrusions 541 contacts top ends of each of the conductive elements 53.


In FIG. 16, a molding process is performed to encapsulate the first surface 501 of the first substrate 50, the chip 51, the first wires 52 and parts of the conductive elements 53 by forming a first molding compound 55, and the height of the first molding compound 55 is greater than the height of each of the conductive elements 53. The first molding compound 55 has a plurality of cavities 551 to expose top ends of the conductive elements 53, and the shape of the cavities 551 corresponds to that of the protrusions 541. After the first molding compound 55 is solidified, the mold 54 is removed to form a first semiconductor package 56.


Also in FIG. 16, the first semiconductor package 56 comprises a first substrate 50, a first chip 51, a plurality of conductive elements 53 and a first molding compound 55. The first substrate 50 has a first surface 501 and a second surface 502. The first chip 51 is mounted onto the first surface 501 of the first substrate 50, and is electrically connected to the first substrate 50. In the embodiment, the first chip 51 is electrically connected to the first substrate 50 via a plurality of first wires 52.


The conductive elements 53 are disposed on the first surface 501 of the first substrate 50. In the embodiment, the conductive elements 53 are a plurality of first solder balls. The first molding compound 55 encapsulates the first surface 501 of the first substrate 50, the first chip 51 and parts of the conductive elements 53, wherein the height of the first molding compound 55 is greater than the height of each of the conductive elements 53, and the first molding compound 55 has a plurality of cavities 551 to expose top ends of the conductive elements 53.


The following processes may be further performed for the first semiconductor package 56.


In FIG. 17, a plurality of second solder balls 57 is formed on the second surface 502 of the first substrate 50.


In FIG. 18, a second package 58 is provided. The second package 58 comprises a second substrate 59, a second chip 60, a plurality of third solder balls 62 and a second molding compound 63. The second substrate 59 has a first surface 591 and a second surface 592. The second chip 60 is electrically connected to the first surface 591 of the second substrate 59. The second chip 60 is electrically connected to the first surface 591 of the second substrate 59 via a plurality of second wires 61. The third solder balls 62 are disposed on the second surface 592 of the second substrate 59. The second molding compound 63 encapsulates the second chip 60, the first surface 591 of the second substrate 59 and the second wires 61.


Also in FIG. 19, the third solder balls 62 are stacked on the conductive elements 53. Afterward, a reflow process is performed to form a plurality of fourth solder balls 64 by melting the third solder balls 62 and the conductive elements 53. Thus, a semiconductor package 65 is formed, and the semiconductor package 65 is a stacked semiconductor package.


In the embodiment, the second solder balls 57 (FIG. 17) are formed first, and the stacking process and the reflow process (FIGS. 18 and 19) are performed later. It is understood that the stacking process and the reflow process may be performed first, and the second solder balls 57 may be formed later on the second surface 502 of the first substrate 50.


In FIG. 19, the semiconductor package 65 comprises a first substrate 50, a first chip 51, a second substrate 59, a second chip 60, a second molding compound 63, a plurality of fourth solder balls 64 and a first molding compound 55. The first substrate 50 has a first surface 501 and a second surface 502. The first chip 51 is mounted onto the first surface 501 of the first substrate 50, and is electrically connected to the first substrate 50 via a plurality of first wires 52. The second substrate 59 has a first surface 591 and a second surface 592. The second chip 60 is mounted onto the first surface 591 of the second substrate 59, and is electrically connected to the second substrate 59 via a plurality of second wires 61. The second molding compound 63 encapsulates the second chip 60, the first surface 591 of the second substrate 59 and the second wires 61.


The fourth solder balls 64 connect the second surface 592 of the second substrate 59 with the first surface 501 of the first substrate 50. The first molding compound 55 encapsulates the first surface 501 of the first substrate 50, the chip 51, the first wires 52 and parts of the fourth solder balls 64, wherein the height of the first molding compound 55 is smaller than the height of each of the fourth solder balls 64, that is, the fourth solder balls 64 protrude out of the first molding compound 55.


Preferably, the semiconductor package 65 further comprises a plurality of second solder balls 57 disposed on the second surface 502 of the first substrate 50.


While several embodiments of the present invention have been illustrated and described, various modifications and improvements can be made by those skilled in the art. The embodiments of the present invention are therefore described in an illustrative but not restrictive sense. It is intended that the present invention should not be limited to the particular forms as illustrated, and that all modifications which maintain the spirit and scope of the present invention are within the scope defined in the appended claims.

Claims
  • 1. A method of making a semiconductor package, comprising: (a) providing a first substrate having a first surface and a second surface;(b) mounting a first chip onto the first surface of the first substrate, the first chip being electrically connected to the first substrate;(c) forming a plurality of conductive elements on the first surface of the first substrate;(d) covering the conductive elements with a mold, the mold having a plurality of protrusions, wherein covering the conductive elements with the mold includes aligning the mold with respect to the conductive elements such that the protrusions of the mold are contacting top ends of each of the conductive elements; and(e) forming a first molding compound for encapsulating the first surface of the first substrate, the first chip and parts of the conductive elements, wherein a height of the first molding compound is greater than a height of each of the conductive elements, and the first molding compound has a plurality of cavities to expose top ends of the conductive elements.
  • 2. The method as claimed in claim 1, wherein after forming the first molding compound in (e), the method further comprises: (e1) forming a plurality of second solder balls on the second surface of the first substrate.
  • 3. The method as claimed in claim 2, wherein after forming the second solder balls in (e1), the method further comprises: (f) providing a second package having a second substrate, a second chip and a plurality of third solder balls, the second substrate having a first surface and a second surface, the second chip being electrically connected to the first surface of the second substrate, and the third solder balls being disposed on the second surface of the second substrate;(g) stacking the third solder balls on the conductive elements; and(h) performing a reflow process to form a plurality of fourth solder balls by melting the third solder balls and the conductive elements.
  • 4. The method as claimed in claim 3, wherein in providing the second package in (f), the second package further comprises a plurality of second wires and a second molding compound, the second wires electrically connecting the second chip and the second substrate, and the second molding compound encapsulating the second chip, the first surface of the second substrate and the second wires.
  • 5. The method as claimed in claim 1, wherein after forming the first molding compound in (e), the method further comprises: (f) providing a second package having a second substrate, a second chip and a plurality of third solder balls, the second substrate having a first surface and a second surface, the second chip being electrically connected to the first surface of the second substrate, and the third solder balls being disposed on the second surface of the second substrate;(g) stacking the third solder balls on the conductive elements;(h) performing a reflow process to melt the third solder balls and the conductive elements; and(i) forming a plurality of fourth solder balls on the second surface of the first substrate.
  • 6. The method as claimed in claim 5, wherein in providing the second package in (f), the second package further comprises a plurality of second wires and a second molding compound, the second wires electrically connecting the second chip and the second substrate, and the second molding compound encapsulating the second chip, the first surface of the second substrate and the second wires.
  • 7. The method as claimed in claim 1, wherein shapes of the cavities of the first molding compound correspond to shapes of the protrusions of the mold.
  • 8. A method of making a semiconductor package, comprising: providing a first substrate including a first surface and a second surface;mounting a first chip onto the first surface of the first substrate, the first chip being electrically connected to the first substrate;disposing a plurality of conductive elements on the first surface of the first substrate;covering the first chip and upper portions of the conductive elements with a mold;encapsulating the first chip and at least a hemispheric portion of each of the conductive elements with a molding compound, wherein the each of the conductive elements are substantially spherical prior to a reflow; andremoving the mold, wherein a plurality of cavities are formed in the molding compound to expose the upper portions of the conductive elements.
  • 9. The method as claimed in claim 8, wherein covering the upper portions of the conductive elements with the mold includes contacting the mold with the upper portions of the conductive elements.
  • 10. The method as claimed in claim 8, wherein the mold includes a plurality of protrusions, and covering the upper portions of the conductive elements with the mold includes aligning the mold with respect to the conductive elements such that the protrusions of the mold are contacting the upper portions of the conductive elements.
  • 11. The method as claimed in claim 10, wherein shapes of the cavities of the molding compound correspond to shapes of the protrusions of the mold.
  • 12. The method as claimed in claim 8, further comprising: providing a second package including a second substrate, a second chip, and a plurality of solder balls, the second substrate including a first surface and a second surface, the second chip being mounted onto the first surface of the second substrate, and the solder balls being disposed on the second surface of the second substrate;stacking the solder balls on the conductive elements; andperforming a reflow process to melt the solder balls and the conductive elements to form reflowed solder balls.
  • 13. The method as claimed in claim 12, wherein at least one of the reflowed solder balls extends between the second surface of the second substrate and the first surface of the first substrate, and a lateral boundary of the at least one of the reflowed solder balls is shaped with a substantial absence of an inward indentation.
  • 14. The method as claimed in claim 13, wherein the lateral boundary of the at least one of the reflowed solder balls is convex.
  • 15. The method as claimed in claim 8, wherein the molding compound circumscribes each of the plurality of cavities.
  • 16. A semiconductor package, comprising: a first substrate, including a first surface and a second surface;a first chip, disposed on the first surface of the first substrate and electrically connected to the first substrate;a plurality of conductive elements, disposed on the first surface of the first substrate; anda molding compound, encapsulating the first surface of the first substrate, the first chip, and parts of the conductive elements, wherein the molding compound defines a plurality of cavities to expose top ends of the conductive elements, and wherein the conductive elements are arranged as an inner row of conductive elements, at least partially surrounding the first chip, and an outer row of conductive elements, at least partially surrounding the inner row of conductive elements.
  • 17. The semiconductor package as claimed in claim 16, wherein a height of the molding compound is greater than a height of each of the conductive elements.
  • 18. The semiconductor package as claimed in claim 16, wherein shapes of the cavities of the molding compound correspond to shapes of protrusions of a mold.
  • 19. The semiconductor package as claimed in claim 16, further comprising: a second substrate, including a first surface and a second surface;a second chip, disposed on the first surface of the second substrate and electrically connected to the second substrate; anda plurality of solder balls, electrically connected to the second surface of the second substrate and stacked on the conductive elements.
  • 20. The semiconductor package as claimed in claim 19, wherein, after a reflow process, the solder balls and the conductive elements are joined to form reflowed solder balls, and a lateral boundary of at least one of the reflowed solder balls is shaped with a substantial absence of an inward indentation.
  • 21. The semiconductor package as claimed in claim 16, wherein a surface roughness of the cavities of the molding compound is based on protrusions of a mold.
Priority Claims (1)
Number Date Country Kind
96110034 A Mar 2007 TW national
US Referenced Citations (115)
Number Name Date Kind
5128831 Fox, III et al. Jul 1992 A
5222014 Lin Jun 1993 A
5355580 Tsukada Oct 1994 A
5400948 Sajja et al. Mar 1995 A
5579207 Hayden et al. Nov 1996 A
5594275 Kwon et al. Jan 1997 A
5608265 Kitano et al. Mar 1997 A
5714800 Thompson Feb 1998 A
5726493 Yamashita et al. Mar 1998 A
5748452 Londa May 1998 A
5763939 Yamashita Jun 1998 A
5844315 Melton et al. Dec 1998 A
5861666 Bellaar Jan 1999 A
5883426 Tokuno et al. Mar 1999 A
5889655 Barrow Mar 1999 A
5892290 Chakravorty et al. Apr 1999 A
5973393 Chia et al. Oct 1999 A
5985695 Freyman et al. Nov 1999 A
6177724 Sawai Jan 2001 B1
6194250 Melton et al. Feb 2001 B1
6195268 Eide Feb 2001 B1
6303997 Lee Oct 2001 B1
6451624 Farnworth et al. Sep 2002 B1
6489676 Taniguchi et al. Dec 2002 B2
6501165 Farnworth et al. Dec 2002 B1
6614104 Farnworth et al. Sep 2003 B2
6740546 Corisis et al. May 2004 B2
6740964 Sasaki May 2004 B2
6787392 Quah Sep 2004 B2
6798057 Bolkin et al. Sep 2004 B2
6812066 Taniguchi et al. Nov 2004 B2
6815254 Mistry et al. Nov 2004 B2
6828665 Pu et al. Dec 2004 B2
6847109 Shim Jan 2005 B2
6861288 Shim et al. Mar 2005 B2
6888255 Murtuza et al. May 2005 B2
6924550 Corisis et al. Aug 2005 B2
6936930 Wang Aug 2005 B2
6974334 Hung Dec 2005 B2
7002805 Lee Feb 2006 B2
7015571 Chang et al. Mar 2006 B2
7026709 Tsai et al. Apr 2006 B2
7029953 Sasaki Apr 2006 B2
7034386 Kurita Apr 2006 B2
7049692 Nishimura et al. May 2006 B2
7061079 Weng et al. Jun 2006 B2
7071028 Koike et al. Jul 2006 B2
7185426 Hiner et al. Mar 2007 B1
7187068 Suh et al. Mar 2007 B2
7242081 Lee Jul 2007 B1
7262080 Go et al. Aug 2007 B2
7279784 Liu Oct 2007 B2
7279789 Cheng Oct 2007 B2
7288835 Yim et al. Oct 2007 B2
7309913 Shim et al. Dec 2007 B2
7345361 Mallick et al. Mar 2008 B2
7354800 Carson Apr 2008 B2
7364945 Shim et al. Apr 2008 B2
7364948 Lai et al. Apr 2008 B2
7365427 Lu et al. Apr 2008 B2
7372141 Karnezos et al. May 2008 B2
7372151 Fan et al. May 2008 B1
7408244 Lee et al. Aug 2008 B2
7417329 Chuang et al. Aug 2008 B2
7429786 Karnezos et al. Sep 2008 B2
7429787 Karnezos et al. Sep 2008 B2
7436055 Hu Oct 2008 B2
7436074 Pan et al. Oct 2008 B2
7473629 Tai et al. Jan 2009 B2
7485970 Hsu et al. Feb 2009 B2
7550832 Weng et al. Jun 2009 B2
7550836 Chou et al. Jun 2009 B2
7560818 Tsai Jul 2009 B2
7586184 Hung et al. Sep 2009 B2
7589408 Weng et al. Sep 2009 B2
7633765 Scanlon et al. Dec 2009 B1
7642133 Wu et al. Jan 2010 B2
7671457 Hiner et al. Mar 2010 B1
7719094 Wu et al. May 2010 B2
7723839 Yano et al. May 2010 B2
7737539 Kwon et al. Jun 2010 B2
7737565 Coffy Jun 2010 B2
7777351 Berry et al. Aug 2010 B1
7838334 Yu et al. Nov 2010 B2
20030129272 Shen et al. Jul 2003 A1
20040106232 Sakuyama et al. Jun 2004 A1
20040124515 Tao et al. Jul 2004 A1
20040126927 Lin et al. Jul 2004 A1
20040191955 Joshi et al. Sep 2004 A1
20050054187 Ding et al. Mar 2005 A1
20050117835 Nguyen et al. Jun 2005 A1
20050121764 Mallik et al. Jun 2005 A1
20060035409 Suh et al. Feb 2006 A1
20060170112 Tanaka et al. Aug 2006 A1
20060220210 Karnezos et al. Oct 2006 A1
20060240595 Lee Oct 2006 A1
20060244117 Karnezos et al. Nov 2006 A1
20070029668 Lin et al. Feb 2007 A1
20070090508 Lin et al. Apr 2007 A1
20070108583 Shim et al. May 2007 A1
20070241453 Ha et al. Oct 2007 A1
20070273049 Khan et al. Nov 2007 A1
20070290376 Zhao et al. Dec 2007 A1
20080017968 Choi et al. Jan 2008 A1
20080073769 Wu et al. Mar 2008 A1
20080116574 Fan May 2008 A1
20100000775 Shen et al. Jan 2010 A1
20100032821 Pagaila et al. Feb 2010 A1
20100171205 Chen et al. Jul 2010 A1
20100171206 Chu et al. Jul 2010 A1
20100171207 Shen et al. Jul 2010 A1
20110049704 Sun et al. Mar 2011 A1
20110117700 Weng et al. May 2011 A1
20110156251 Chu et al. Jun 2011 A1
20110241193 Ding et al. Oct 2011 A1
Foreign Referenced Citations (12)
Number Date Country
07335783 Dec 1995 JP
2000294720 Oct 2000 JP
2001298115 Oct 2001 JP
2002158312 May 2002 JP
2002170906 Jun 2002 JP
2004327855 Nov 2004 JP
2009054686 Mar 2009 JP
20020043435 Jun 2002 KR
20030001963 Jan 2003 KR
529155 Apr 2003 TW
229927 Mar 2005 TW
200611305 Apr 2006 TW
Related Publications (1)
Number Date Country
20080230887 A1 Sep 2008 US