Claims
- 1. A test method for a semiconductor memory device conducting a late-write operation, comprising:comparing a preceding address corresponding to a preceding write-operation and a present address corresponding to a present read-operation so as to determine whether said preceding address and said present address match each other; conducting a test read-operation to read data from a memory cell portion regardless of whether said preceding address and said present address match each other; and storing preceding data corresponding to the preceding write-operation in a data latch circuit.
- 2. The test method as claimed in claim 1, further comprising:fixing a signal level indicative of a result of the comparing operation in response to a test signal.
- 3. The test method as claimed in claim 1 further comprising:activating a read-data amplifier, for amplifying data read from said memory cell portion, regardless of whether said preceding address and said present address match each other in said test read-operation.
- 4. The test method as claimed in claim 1, further comprising:controlling a data latch circuit, for storing a preceding data corresponding to said preceding write-operation, not to output said preceding data regardless of whether said preceding address and said present address match each other in said test read-operation.
- 5. An operation method for a memory device conducting a late-write operation, comprising:comparing a preceding address corresponding to a preceding write-operation and a present address corresponding to a present read-operation so as to determine whether said preceding address and said present address match each other; conducting a normal read-operation to read data from a memory cell portion when said preceding address and said present address do not match each other; conducting a normal read-operation to read data not from said memory cell portion but from a data latch circuit when said preceding address and said present address match each other; conducting a test read operation to read data from said memory cell portion regardless of whether said preceding address and said present address match each other; and storing preceding data corresponding to the preceding write-operation in a data latch circuit.
- 6. The operation method as claimed in claim 5, wherein said data latch stores a preceding data corresponding to said preceding write-operation.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2000-047804 |
Feb 2000 |
JP |
|
Parent Case Info
This is a continuation of application Ser. No. 09/790,612 filed Feb. 23, 2001 now U.S. Pat. No. 6,498,755. The disclosure of the prior application(s) is hereby incorporated by reference in its entirety.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
5757704 |
Hachiya |
May 1998 |
A |
5933385 |
Jiang et al. |
Aug 1999 |
A |
6181634 |
Okita |
Jan 2001 |
B1 |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09/790612 |
Feb 2001 |
US |
Child |
10/287495 |
|
US |