1. Field of the Invention
The present invention relates generally to a semiconductor structure and process thereof, and more specifically to a semiconductor structure including plugs and process thereof.
2. Description of the Prior Art
Field effect transistors are important electronic devices in the fabrication of integrated circuits, and as the size of the semiconductor device becomes smaller and smaller, the fabrication of the transistors also improves and is constantly enhanced for fabricating transistors with smaller sizes and higher quality. In the conventional method of fabricating transistors, agate structure is first formed on a substrate, and a lightly doped drain (LDD) is formed on the two corresponding sides of the gate structure. Next, a spacer is formed on the sidewall of the gate structure and an ion implantation process is performed to forma source/drain region within the substrate by utilizing the gate structure and spacer as a mask. In order to incorporate the gate, source, and drain into the circuit, contact plugs are utilized for interconnection purposes. Each of the contact plugs include a barrier layer surrounding a low resistivity material to prevent the low resistivity material from diffusing outward to other areas. As the miniaturization of semiconductor devices increases, filling the barrier layer and the low resistivity into a contact hole has become an important issue to form the contact plug and maintaining or enhancing the performances of formed semiconductor devices as well.
The present invention relates generally to a semiconductor structure and process thereof, which forms and pulls down a conductive layer between a barrier layer and a conductive material to increase gap filling and reduce galvanic corrosion.
The present invention provides a semiconductor process including the following steps. A dielectric layer having a recess is formed on a substrate . A barrier layer is formed to cover the recess . A conductive layer is formed on the barrier layer by an atomic layer deposition process, thereby the conductive layer having two sidewall parts. The two sidewall parts of the conductive layer are pulled down.
The present invention provides a semiconductor structure including a dielectric layer, a barrier layer, a conductive layer and a conductive material. The dielectric layer having a recess is located on a substrate. The barrier layer conformally covers the recess, thereby the barrier layer having two sidewall parts. The conductive layer conformally covers the barrier layer, wherein the conductive layer has two sidewall parts, and the two sidewall parts of the barrier layer protrude from the two sidewall parts of the conductive layer. The conductive material fills the recess and has a part contacting the two sidewall parts of the barrier layer protruding from the two sidewall parts of the conductive layer, wherein the equilibrium potential difference between the barrier layer and the conductive layer is different from the equilibrium potential difference between the barrier layer and the conductive material.
According to the above, the present invention provides a semiconductor structure and process thereof, which forms a dielectric layer having a recess on a substrate, forms a barrier layer to cover the recess, forms a conductive layer on the barrier layer by an atomic layer deposition (ALD) process, and then pulls down sidewall parts of the conductive layer, thereby the conductive layer can be entirely covered by a conductive material filling the recess. As a result, the conductive layer can avoid being damaged or polished by processes such as a planarization process later performed on the conductive material and the barrier layer for forming a plug. Therefore, the galvanic corrosion between the barrier layer and the conductive layer can be avoided by selecting the forming process of the conductive material, which can make the equilibrium potential difference between the barrier layer and the conductive layer be different from the equilibrium potential difference between the barrier layer and the conductive material.
These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.
As shown in
As shown in
Thereafter, the two sidewall parts 142 of the conductive layer 140 are pulled down, thereby two sidewall parts 142a of the conductive layer 140 being formed, as shown in
As shown in
Thereafter, a planarization process P2 is performed on the conductive material 150 and the barrier layer 130 until the dielectric layer 120 is exposed, thereby the sidewall parts 132 of the barrier layer 130 and a conductive material 150a are remaining, as shown in
According to the above figures, since the equilibrium potential difference between the barrier layer 130 and the conductive layer 140 is different from the equilibrium potential difference between the barrier layer 130 and the conductive material 150, the planarizing rate of the planarization process P2 to the conductive material 150 is different from the planarizing rate of the planarization process P2 to the conductive layer 140. Due to the conductive layer 140 being pulled down to have the sidewall parts 142a covered by the conductive material 150 in the recess R, the sidewall parts 142a will not be polished by the planarization process P2. Thereby, the galvanic corrosion between the barrier layer 130 and the conductive layer 140 can be avoided. The galvanic corrosion is an electrochemical process in which one metal corrodes preferentially to another when both metals are in electrical contact, in the presence of an electrolyte. More precisely, metals and metal alloys all possess different electrode potentials—a relative measure of a metal's tendency to become active in a given electrolyte. The more active, or less noble, a metal is the more likely it will form an anode in an electrolytic environment. While the more noble a metal is, the more likely it will form a cathode when in the same environment . The electrolyte acts as a conduit for ion migration, moving metal ions from the anode to the cathode. The anode metal, as a result, corrodes more quickly than it otherwise would, while the cathode metal corrodes more slowly and, in some cases, may not corrode at all, hence causing the anode metal such as tungsten loss.
For example, in the slurry of the planarization process P2, the equilibrium potential of the barrier layer 130 (Titanium nitride) is V1 (−0.2 volts), the equilibrium potential of the conductive layer 140 (ALD tungsten) is V2 (−0.6 volts), and the equilibrium potential of the conductive material 150 (CVD tungsten) is V3 (−0.4 volts). The potential difference between V1 and V2 is 0.4 volts (V1−V2=−0.2v−(−0.6v)=0.4v) and the potential difference between V1 and V3 is 0.2 volts (V1−V3=−0.2v−(−0.4v)=0.2v). The potential difference of 0.4 volts will result in worse galvanic corrosion than the potential difference of 0.2 volts. Due to the conductive layer 140 being pulled down in the present invention, the worse galvanic corrosion can be avoided.
Above all, the present invention provides a conductive layer 140, which is pulled down to prevent the conductive layer 140 from being planarized by the planarization process P2 as well as improving the conductive material 150 filling, thereby a structure Q of the present invention as shown in
As shown in
As shown in
As shown in
To summarize, the present invention provides a semiconductor structure and process thereof, which forms a barrier layer covering a recess in a dielectric layer, forms a conductive layer on the barrier layer by an atomic layer deposition (ALD) process for serving as a seeding layer, pulls down sidewall parts of the conductive layer, and then fills a conductive material by a chemical vapor deposition (CVD) process in the recess and entirely covering the conductive layer. Thereafter, a planarization process is performed on the conductive material and the barrier layer to form a plug, which may be a contact plug, a via plug, a metal gate or others.
Thereby, the equilibrium potential difference between the barrier layer and the conductive layer is different from the equilibrium potential difference between the barrier layer and the conductive material due to the different forming processes of the conductive layer and the conductive material, resulting in the planarizing rate of the planarization process to the conductive material being different from the planarizing rate of the planarization process to the conductive layer. Besides, since the conductive layer is pulled down, the conductive layer is not polished by the planarization process. Therefore, the galvanic corrosion between the barrier layer and the conductive layer can be avoided in the present invention.
Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.