The present invention relates to semiconductor technology.
Some embodiments of the invention facilitate creation of electromagnetic shielding for circuit nodes that carry AC (alternating current) signals. Such shielding advantageously reduces energy losses for the AC signals. The shielding also reduces noise in shielded regions.
Some embodiments allow fabrication of capacitors and capacitor networks in a small area.
According to some aspects of the invention, a circuit manufacturing method comprises:
forming an opening in a first side of a semiconductor substrate, with a plurality of conductive layers overlaying each other in the opening, the conductive layers including a first conductive layer and a second conductive layer overlaying the first conductive layer such that the first and second conductive layers either (i) are separated by an insulating layer in the opening, or (ii) form a P-N junction in the opening, or (iii) form a Schottky junction in the opening;
removing material from a second side of the semiconductor substrate to expose the second conductive layer in the opening on the second side of the substrate.
In some embodiments, the first and second conductive layers are separated by an insulating layer in the opening.
In some embodiments, the first conductive layer shields the substrate from AC signals carried by a contact pad made from the second conductive layer on a wafer backside. Contact pads on the wafer backside can facilitate vertical integration and small scale packaging. See PCT publication WO 98/19337 (TruSi Technologies, LLC, 7 May 1998) and U.S. patent application Ser. No. 09/456,225 filed 6 Dec. 1999 by O. Siniaguine et al. Both of these applications are incorporated herein by reference.
In some embodiments, the first and second conductive layers provide conductive plates of a capacitor.
In some embodiments, the invention provides a circuit structure comprising a semiconductor substrate, an opening passing through the substrate between a first side of the substrate and a second side of the substrate, and a plurality of conductive layers which overlay sidewalls of the opening, wherein the conductive layers include a first conductive layer and a second conductive layer such that the first and second conductive layers either (i) are separated by an insulating layer in the opening, or (ii) form a P-N junction in the opening, or (iii) form a Schottky junction in the opening; wherein the second conductive layer is exposed on the second side of the opening, and the first conductive layer surrounds the second conductive layer in the opening.
In some embodiments, a circuit manufacturing method comprises:
forming an opening in a first side of a semiconductor substrate;
forming at least three conductive layers overlaying each other in the opening, such that each two consecutive conductive layers either (i) are separated by an insulating layer in the opening, or (ii) form a P-N junction in the opening, or (iii) form a Schottky junction in the opening;
removing material from a second side of the semiconductor substrate to expose at least one of said conductive layers in the opening on the second side of the substrate.
In some embodiments, a circuit structure comprises:
a semiconductor substrate, and an opening passing through the substrate between a first side of the substrate and a second side of the substrate;
at least three conductive layers overlying each other in the opening, such that each two adjacent conductive layers either (i) form a P-N junction in the opening, or (ii) form a Schottky junction in the opening, or (iii) are separated by an insulating layer in the opening;
wherein one of said conductive layers is exposed on the second side.
In some embodiments, a circuit manufacturing method comprises:
forming an opening in a first side of a semiconductor substrate;
forming a plurality of conductive layers overlaying each other in the opening, the conductive layers including a first conductive layer and a second conductive layer overlaying the first conductive layer such that the first and second conductive layers either (i) form a P-N junction, or (ii) form a Schottky diode junction;
removing material from a second side of the semiconductor substrate to expose at least one of the first and second conductive layers on the second side.
In some embodiments, a circuit structure comprises:
a semiconductor substrate, and an opening passing through the substrate between a first side of the substrate and a second side of the substrate;
a plurality of conductive layers overlaying each other in the opening, the conductive layers including first and second conductive layers which either (i) form a P—N junction in the opening, or (ii) form a Schottky junction in the opening;
wherein at least one of the first and second conductive layers is exposed on the second side.
Other features and advantages of the invention are described below.
The embodiments described in this section illustrate but do not limit the invention. The invention is not limited by any particular materials, dimensions, and fabrication processes.
Then a mask (not shown) is formed on the wafer using a conventional photolithographic process, and one or more openings 130 are etched in the wafer through the insulator 120. The depth of each opening 130 exceeds the final thickness of the wafer at the location of the opening (the wafer will be thinned as described below). The lateral shape and dimensions of each opening 130 correspond to the desired shape and dimensions of a backside contact pad to be formed in the opening. In some embodiments, the depth D1 of each opening 130 is about 100 μm. At least some of the openings 130 are shaped as an inverted truncated cone having a top diameter D2 of 30–50 μm, or an inverted truncated pyramid whose top surface is a square of a side of 30–50 μm. An opening may also be shaped as a non-inverted truncated cone or pyramid or as a cylinder. An opening may have a rounded bottom. For example, hemispherical openings are used in some embodiments. An opening may be elongated (as a groove). Other shapes and dimensions are possible. Different openings 130 may have different shapes and dimensions in the same wafer.
Suitable processes for forming the openings 130 are described in the aforementioned PCT publication WO 98/19337. As described therein, the mask (not shown) for etching the openings can be made of photolithographically patterned aluminum. The invention is not limited to any particular process.
A conductive layer 210 (
Then an insulating layer 310 (
Optionally, the openings 130 can be completely or partially filled by some material 340 for increased mechanical strength and, possibly, increased electrical and thermal conductivity. Both conductive and insulating materials can be used. See the aforementioned PCT publication WO 98/19337. In other embodiments, the openings are filled with a plug made from layer 320. In other embodiments, the openings are not filled.
The processes illustrated in
Then the structure is thinned from the backside 110B. Openings 130 become exposed (see
The bottom portion 320C of layer 320 provides a contact pad that can be bonded to a wiring substrate (e.g. a printed circuit board) or to another integrated circuit. See U.S. patent application Ser. No. 09/456,225, filed 6 Dec. 1999 by O. Siniaguine et al., entitled “PACKAGING OF INTEGRATED CIRCUITS AND VERTICAL INTEGRATION”, incorporated herein by reference.
In operation, contacts 320C may serve as input, output, or input/output terminals carrying AC (alternating current) signals. Layer 210 shields the substrate 110 from the electromagnetic field generated by these signals. The shielding reduces signal attenuation and substrate noise. Conductive shields 210 can be held at a constant potential VREF, as schematically shown in
Region 110.1 can be at the same potential VREF as the adjacent shield 210 or at a different constant or variable potential. In some embodiments, the regions 210, 110.1 form a diode reverse biased during operation.
The integrated circuit may have other backside contacts (not shown) which do not have a conductive shield around them. These contacts can be manufactured from layer 320 at the same time as the shielded contacts 320C. The non-shielded contacts are manufactured in openings (not shown) formed at the same time as openings 130, but layer 210 is etched out of these openings when this layer is patterned. In some embodiments, non-shielded contacts carry a DC voltage, e.g. they serve as power supply or ground terminals. In some embodiments, non-shielded contacts carry low frequency signals. The invention is not limited to a particular use of shielded or non-shielded contacts.
We now describe particular materials and processing techniques used in some embodiments. Conductive layers 210, 320 can be made of metals, doped polysilicon, conductive metal suicides, and their combinations. Insulating layers 120, 310, 340 can be made of silicon dioxide, silicon nitride, silicon oxynitride, aluminum oxide, tantalum oxide, titanium oxide, and their combinations. Layers 210, 320, 120, 310 can be fabricated by known techniques, such as sputtering, thermal oxidation, or CVD (chemical vapor deposition). Other materials and fabrication techniques, known or to be invented, can also be used. Each of layers 210, 320, 120, 310, 340 can include multiple layers and multiple materials. In some embodiments, layer 210 includes a layer that has a higher conductivity than the adjacent semiconductor regions 110.1.
In some embodiments, the wafer thinning is a blanket etch process. When layers 210, 310 become exposed, the etch continues and etches the substrate 110 and the layers 210, 310 at the same time. In
The structure of
In some embodiment, layer 210 is a highly doped conductive region of substrate 110. Layer 210 can be created by ion implantation or dopant diffusion before or after formation of openings 130. Alternatively, layer 210 can be formed when substrate 110 is created. For example, layer 210 can be an epitaxial layer in substrate 110. Layer 210 can also be formed by a combination of the techniques mentioned above (ion implantation, epitaxial layer, etc.). Of note, layer 210 does not need to extend to the bottom of openings 130 because the bottoms of openings 130 are removed during wafer thinning. Layer 210 may cover all or part of the sidewalls of the openings 130 after the structure has been thinned.
In some embodiments, the resistivity of layer 210 is at most 100×10−6 Ω·cm, or at most 90×10−6 Ω·cm, or at most 50×10−6 Ω·cm, or at most 10×10−6 Ω·cm. These ranges are exemplary and not limiting.
In some embodiments, the wafer thinning includes multiple stages. At first, wafer 110 is thinned by etching, mechanical grinding, and/or some other process. Conductor 210 becomes exposed at the bottom and possibly at the sides of openings 130 but conductor 210 does not have to be etched at this stage. Conductor 210 is etched at a later stage by a separate process. Substrate 110 and insulator 310 may be etched at this later stage and/or at a subsequent stage. Photolithographic masking can be used at any or all of these stages to obtain desired etch selectivity. Some embodiments do not use photolithographic masking.
When the structure has been thinned, an insulator 602 (
If substrate 110 is made of an insulating material, the insulator 602.110 will not necessarily be formed. Insulator 610 may or may not be formed on insulator 310. In other embodiments, insulator 602 can be grown on substrate 110 but not on conductor 210 depending on the materials and processes used.
Another suitable process for insulating the wafer backside is illustrated in
Layer 610 is cured, and then etched by a blanket etch until the contacts 320C are exposed. See
In some embodiments, the thickness of layer 610 over contacts 320C at the stage of
Some embodiments combine the processes of
An advantage of the processes of
Then the wafer backside is etched by a process which etches the materials 110, 210, 310 faster than the conductor 320 and the filler 340 (
After the etch, the wafer backside can be insulated by any of the processes described above in connection with
Then insulator 610 (
Then insulator 310 is etched off the contacts 320C (
In some embodiments, fabrication of insulator 610 is preceded, or followed, by fabrication of insulator 602 (
When the wafer fabrication has been completed, the wafer can be diced to provide a number of individual integrated circuits. Alternatively, the whole wafer can be a single integrated circuit.
Insulator 1110 can be patterned as needed.
Layers 210, 310, 320, and optionally 340 are formed as described above in connection with
Then the structure is thinned by any of the techniques described above in connection with
In some embodiments, before the conductor 210 is fabricated, insulator 1110 is removed from some, but not all, of openings 130. As a result, conductor 210 contacts substrate 110 in some, but not all, of the openings. Layer 210 can be patterned so that the shields 210 in different openings are insulated from each other.
Some embodiments include multiple shield layers. In
As illustrated in
This technology can be used to create capacitor and/or rectifier networks at contact pad 320C.
In
Capacitor 1504 can be a junction capacitor or a rectifier. Insulator 310 can be omitted. Layers 320, 210 can be semiconductor layers of opposite conductivity types to form a P-N junction. Alternatively, the two layers can form a Schottky junction if one of the two layers is an N-type semiconductor layer and the other one of the two layers is a metal layer.
In each of
Any or both of capacitors 1504.1, 1504.2 can be junction capacitors or rectifiers as described above in connection with
Any one or more of capacitors 1504.1, 1504.2, 1504.3 can be junction capacitors or rectifiers.
The capacitor plates can be interconnected. In
Any number of layers 210 can be used to form any number of capacitors and rectifiers between contact pad 320C and substrate 110 and to provide desired electromagnetic shielding. Connections 1910 can be used to obtain a desired network.
1. One or more openings 130 are formed in the front side of substrate 110, as in
2. Optionally, insulating layer 1110 is formed as in
3. One or more conductive layers 210 are formed in the openings as in
4. Optionally, insulator 310 is formed in the opening over the layers 210, using the same techniques as in
5. Conductive layer 320.1 is formed using techniques described above for layer 320 of
6. Insulating layer 2010.1 is formed using techniques described above for layer 310 (
7. Step 5 is repeated to form conductive layer 320.2, then step 6 is repeated to form insulating layer 2010.2, then step 5 is repeated to form conductive layer 320.3.
8. Optionally, the openings 130 are filled with some material 340 (as in
9. Then the wafer backside 110B is processed to expose the layer 320.1. This can be done by techniques described above in connection with
Permanent or programmable connections 1910 can be formed outside of openings 130 between selected conductive layers. In
Steps 5 and 6 can be repeated to form any number of layers 320, 2010, and thus any number of capacitors 2020. One or more of insulating layers 2010 can be omitted, and one or more of the elements 2020 can be junction capacitors or rectifiers. Layer 310 can be omitted and a junction capacitor or rectifier can be formed by layers 320.1, 210.
In some embodiments, any one or more of layers 1110, 210, 310, 320, 2010 are present in some openings 130 but not in the other openings 130 in the same structure. For example, some of these layers can be etched out of some of the openings. Alternatively, these layers can be formed selectively in some but not all of the openings. Layers 210 provide electromagnetic shielding for substrate 110.
As illustrated in
The invention is not limited to processes, materials, dimensions, and structures described above. For example, non-silicon semiconductor materials are used in some embodiments. Other embodiments and variations are within the scope of the invention, as defined by the appended claims.
The present application is a division of U.S. patent application Ser. No. 09/941,447 filed Aug. 28, 2001, now U.S. Pat. No. 6,844,241, incorporated herein by reference, which is a division of U.S. patent application Ser. No. 09/792,311 filed Feb. 22, 2001, now U.S. Pat. No. 6,498,381, incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
3397448 | Tucker | Aug 1968 | A |
3508980 | Boland et al. | Apr 1970 | A |
3826699 | Sawazaki et al. | Jul 1974 | A |
4353082 | Chatterjee | Oct 1982 | A |
4580331 | Soclof | Apr 1986 | A |
4581814 | Celler et al. | Apr 1986 | A |
4694561 | Lebowitz | Sep 1987 | A |
4810669 | Kobayashi | Mar 1989 | A |
5016068 | Mori | May 1991 | A |
5079615 | Yamazaki et al. | Jan 1992 | A |
5094972 | Pierce et al. | Mar 1992 | A |
5229647 | Gnadinger | Jul 1993 | A |
5246877 | Hisamoto et al. | Sep 1993 | A |
5270261 | Bertin et al. | Dec 1993 | A |
5317432 | Ino | May 1994 | A |
5332469 | Mastrangelo | Jul 1994 | A |
5385861 | Bashir et al. | Jan 1995 | A |
5484745 | Cahill | Jan 1996 | A |
5528080 | Goldstein | Jun 1996 | A |
5786270 | Gorrell et al. | Jul 1998 | A |
5804478 | Nagata et al. | Sep 1998 | A |
5843844 | Miyanaga | Dec 1998 | A |
5854501 | Kao | Dec 1998 | A |
6002177 | Gaynes et al. | Dec 1999 | A |
6016012 | Chatila et al. | Jan 2000 | A |
6027956 | Irissou | Feb 2000 | A |
6104043 | Hermansson et al. | Aug 2000 | A |
6122187 | Ahn et al. | Sep 2000 | A |
6184060 | Siniaguine | Feb 2001 | B1 |
6221751 | Chen et al. | Apr 2001 | B1 |
6322903 | Siniaguine et al. | Nov 2001 | B1 |
6642081 | Patti | Nov 2003 | B1 |
6677235 | Yegnashankaran et al. | Jan 2004 | B1 |
6740582 | Siniaguine | May 2004 | B1 |
6794272 | Turner et al. | Sep 2004 | B1 |
20020068420 | Goodwin et al. | Jun 2002 | A1 |
20030082847 | Turner et al. | May 2003 | A1 |
20030092244 | Oi et al. | May 2003 | A1 |
20040161926 | Yamaguchi | Aug 2004 | A1 |
20050151228 | Tanida et al. | Jul 2005 | A1 |
Number | Date | Country |
---|---|---|
WO 9819337 | May 1998 | WO |
Number | Date | Country | |
---|---|---|---|
20050106845 A1 | May 2005 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 09941447 | Aug 2001 | US |
Child | 11014464 | US | |
Parent | 09792311 | Feb 2001 | US |
Child | 09941447 | US |