Claims
- 1. A method of making a transistor, comprising:a) forming a trench that defines at least one pillar in the surface of a substrate, the pillar having at least two substantially opposing sides; b) substantially filling the trench with a first insulating material; c) forming a recess in the first insulating material on at least two sides of the pillar; d) forming a layer of polysilicon within the recesses; e) etching, such that a top surface of the polysilicon and a top surface of the pillar are substantially coplanar; f) performing a selective silicon deposition; g) forming a gate terminal; h) forming self-aligned source/drain terminals.
- 2. The method of claim 1, further comprising:forming a second insulating layer over the gate and source/drain terminals; and forming a contact opening in the second insulating layer such that the contact opening overlaps at least one source/drain terminal and the first insulating material.
- 3. The method of claim 1, further comprising forming a shield layer adjacent to the pillar, such that the shield layer electrically insulates the polysilicon layer from the pillar.
- 4. The method of claim 1, wherein forming a trench comprises forming a silicon nitride layer on a surface of a silicon wafer; patterning the silicon nitride layer such that portions of the surface of the silicon wafer are exposed; and etching trenches in the exposed portions.
- 5. The method of claim 4, further comprising removing the patterned silicon nitride subsequent to the formation of recesses in the first insulating material.
- 6. The method of claim 5, wherein forming the layer of polysilicon within the recesses comprises substantially filling a super-recess with polysilicon and etching back the polysilicon such that the top surface of the polysilicon in the recesses is substantially co-planar with the top surface of the pillar.
- 7. The method of claim 5, further comprising doping the pillar.
- 8. The method of claim 7, wherein doping the pillar comprises implanting impurities into a portion of the pillar.
Parent Case Info
This application is a divisional of U.S. application Ser. No. 09/166,818 filed Oct. 5, 1998 now U.S. Pat. No. 6,274,913.
US Referenced Citations (5)
Number |
Name |
Date |
Kind |
5422299 |
Neudeck et al. |
Jun 1995 |
A |
6156589 |
Noble |
Dec 2000 |
A |
6225148 |
Miyamoto et al. |
May 2001 |
B1 |
6235560 |
Ma et al. |
May 2001 |
B1 |
6245602 |
Ho et al. |
Jun 2001 |
B1 |
Foreign Referenced Citations (1)
Number |
Date |
Country |
362232170 |
Oct 1987 |
JP |