Shielded gate field effect transistor with improved inter-poly dielectric

Information

  • Patent Grant
  • 7385248
  • Patent Number
    7,385,248
  • Date Filed
    Tuesday, August 9, 2005
    19 years ago
  • Date Issued
    Tuesday, June 10, 2008
    16 years ago
Abstract
A field effect transistor (FET) includes a trench extending into a silicon region of a first conductive type. A shield insulated from the silicon region by a shield dielectric extends in a lower portion of the trench. A gate electrode is in the trench over but insulated from the shield electrode by an inter-poly dielectric (IPD). The IPD comprises a conformal layer of dielectric and a thermal oxide layer.
Description
BACKGROUND OF THE INVENTION

The invention relates in general to semiconductor power field effect transistors (FETs), and more particularly to a structure and method for forming an improved inter-poly dielectric (IPD) in a shielded gate FET.


Shielded gate trench FETs are advantageous in that the shield electrode reduces the gate-drain capacitance (Cgd) and improves the breakdown voltage of the transistor. FIG. 1 is a simplified cross section view of a conventional shielded gate trench MOSFET. Trench 110 includes a shield electrode 114 directly below a gate electrode 122. Shield electrode 114 is insulated from adjacent silicon regions by a shield dielectric 112 which is generally thicker than gate dielectric 120. The gate and shield electrodes are insulated from one another by a dielectric layer 116 commonly referred to as inter-poly dielectric or IPD. The IPD layer must be of sufficient quality and thickness to support the required voltage between the gate and shield electrodes.


The conventional shielded gate FET of FIG. 1 suffers from a number of drawbacks. First, gate electrode 122 has sharp bottom corners which together with the flat top surface of shield electrode 114 leads to high electric fields in these regions. Second, conventional methods for forming the IPD typically introduce an oxide layer on the mesas between trenches that must be removed at some point after the gate electrode has been formed. In removing this oxide some etching of the gate oxide down the trench sidewalls inevitably occurs, which may result in gate shorts and gate leakage. Other known techniques tie formation of the IPD to formation of the gate dielectric and thus the IPD thickness is limited to a set multiple of the gate dielectric thickness. This does not allow independent optimization of the gate dielectric and the IPD. The largest differential in thickness between the IPD and the gate dielectric achieved has been about three to one (i.e., for a given target gate dielectric thickness, the largest IPD thickness that has been achieved is about three times greater than that of the target gate dielectric thickness).


Thus, there is a need for a structure and method of forming a shielded gate trench FET with improved IPD and gate dielectric.


BRIEF SUMMARY OF THE INVENTION

In accordance with an embodiment of the invention, a FET includes a trench extending into a silicon region of a first conductivity type. A shield electrode insulated from the silicon region by a shield dielectric extends in a lower portion of the trench. A gate electrode is in the trench over, but insulated from, the shield electrode by an inter-poly dielectric (IPD). The IPD comprises a conformal layer of dielectric and a thermal oxide layer.


In one embodiment, the gate electrode is insulated from the silicon region by a gate dielectric extending along upper trench sidewalls, and a ratio of a thickness of the IPD to a thickness of the gate dielectric is greater than three to one.


In another embodiment, the IPD has a concave profile along its upper surface.


In yet another embodiment, the gate electrode has a concave profile along its lower surface.


In another embodiment, the conformal layer of dielectric is surrounded by the thermal dielectric along its lower surface and sidewalls.


In another embodiment, the conformal layer of dielectric has a convex lower surface and a concave upper surface.


In another embodiment, the shield electrode has a rounded top surface.


In another embodiment, the silicon region includes an epitaxial layer of the first conductivity type extending over a substrate of the first conductivity type, well regions of a second conductivity type in the epitaxial layer, and source regions of the first conductivity in the well regions. The source regions flank the trench.


In one embodiment, the trench extends into and terminates within the epitaxial layer.


In another embodiment, the trench extends through the epitaxial layer and terminates within the substrate.


The following detailed description and the accompanying drawings provide a better understanding of the nature and advantages of the present invention.





BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1 is a simplified cross section view of a conventional shielded gate trench MOSFET; and



FIGS. 2A–2L are simplified cross section views at various stages of an exemplary process sequence for forming a shielded gate trench FET with improved inter-poly dielectric and gate dielectric, in accordance with an embodiment of the invention.





DETAILED DESCRIPTION OF THE INVENTION

In accordance with the present invention, an IPD layer of a shielded gate FET is formed by performing a thermal oxidation followed by deposition of a conformal layer of dielectric. A gate dielectric is then formed, followed by formation of the gate electrode. This method decouples the process for forming the IPD layer from that for forming the gate dielectric, enabling each of these dielectric layers to be independently optimized. A high quality, thick IPD can thus be formed to support the required voltage between the gate and shield electrodes without compromising the gate dielectric quality or thickness. Further, the conformal layer of dielectric helps obtain a smooth concave profile (i.e., like the inside of a bowl) along the top surface of the IPD which in turn results in a smooth bottom profile for the gate electrode. This helps reduce the electric field as compared to the conventional FET structure in FIG. 1 where the gate electrode has sharp lower corners.



FIGS. 2A–2L are simplified cross section views at various stages of an exemplary process sequence for forming a shielded gate trench FET with improved IPD and gate dielectric, in accordance with an embodiment of the invention. In FIG. 2A, a trench 202 is formed in silicon region 204 using conventional masking and silicon etch techniques. In one embodiment, silicon region 204 comprises a relatively lightly doped n-type epitaxial layer extending over a highly conductive n-type substrate. In this embodiment, depending on the design goals, the trench can be etched to terminate within the epitaxial layer or extend deeper to terminate within the substrate. In FIG. 2B, a shield dielectric layer 206 (e.g., comprising oxide) lining the trench sidewalls and bottom as well as the surface of the mesa regions adjacent the trench is formed using known techniques. In one embodiment, the shield oxide is formed using high temperature (e.g., 1,150° C.) dry oxidation. The high temperature helps round out the trench bottom corners and form about 1,250 Å of shield oxide sufficient to support device breakdown.


In FIG. 2C, a layer of polysilicon is deposited to fill the trench using conventional polysilicon deposition techniques. The deposited polysilicon is then recessed into the trench to thereby form shield electrode 208. The exposed portions of the shield dielectric layer are then thinned down, to for example 650 Å. In an embodiment where the shield electrode comprises oxide, a wet buffered oxide etch is used to thin down the shield oxide. The remaining exposed portion 206a of the shield dielectric helps prevent excessive growth of oxide along the trench sidewalls and mesa surfaces in the subsequent thermal oxidation step, and helps control the profile of the trenched cavity. Excessive growth of thermal oxide can lead to formation of voids in the subsequent deposited conformal dielectric. In one embodiment, the exposed portions of shield dielectric 206 are completely removed or alternatively the entire shield dielectric 206 is left intact.


In FIG. 2D, a thermal oxidation step is carried out to form a thermal oxide layer 210 along the trench sidewalls, over the surface of the mesa regions adjacent the trench, and over shield electrode 208. The thermal oxidation advantageously oxidizes an upper portion of shield electrode 208 resulting in a rounded-top profile. The rounded top helps minimize electric field in the regions between shield electrode 208 and the gate electrode formed later. In one embodiment, thermal oxide layer 210 is formed by performing a low temperature, wet oxidation followed by a high temperature, dry oxidation. In another embodiment, the thermal oxidation yields a thermal oxide layer 210 with a thickness in the range of 1000–1500 Å. In yet another embodiment, a low temperature thermal oxidation (e.g., about 850° C.) is carried out so that a thicker thermal oxide layer is formed along the top surface of the shield electrode than along the trench sidewalls and over the mesa surfaces. In such embodiment, a thickness ratio in the range of 1.5:1 to 2:1 would be desirable. In one specific embodiment, the thermal oxidation yields a thermal oxide layer having a thickness of about 1,850 Å along the top surface of the shield electrode and a thickness of about 1,250 Å along the trench sidewalls and the mesa surfaces.


In FIG. 2E, a conformal layer of dielectric 212 (e.g., comprising oxide) is deposited to fill the trench. In one embodiment, conformal dielectric layer 212 is deposited using a sub-atmospheric chemical vapor deposition (SACVD) tetraethylorthosilicate (TEOS)/Ozone process at a temperature of about 510° C. and pressure of about 480 Torr. The deposited oxide fills the trench completely without voiding.


In FIG. 2F, conformal dielectric layer 212 and thermal oxide layer 210 are etched down into the trench to the desired depth. All the dielectric over the mesa surfaces and along upper trench sidewalls is completely removed, and an inter-poly dielectric (IPD) layer 214 having a concave top surface remains over shield electrode 208. IPD layer 214 thus comprises a stack of thermal dielectric layer and conformal dielectric layer. In one embodiment, a uniform etch back of the dielectric stack is carried out in recessing the dielectric stack into the trench. A dry anisotropic plasma etch or a wet etch can be carried out to achieve the desired thickness for the IPD and to ensure that the oxide along the trench sidewalls and over the mesa is completely removed. A conventional densification step can also be carried out to densify the SACVD oxide. In one embodiment, a dry etch and a subsequent densification are carried out, followed by a wet etch.


In FIG. 2G, a gate dielectric layer 216 (e.g., from oxide) extending along trench sidewalls, over the IPD layer, and over the mesa regions adjacent the trench is formed using conventional techniques. Because the IPD formation is completely decoupled from the gate dielectric formation, the gate dielectric can be independently optimized to have the desired characteristics. In FIG. 2H, using conventional techniques, a layer of polysilicon is deposited to fill the trench, and is then etched back to form a recessed gate electrode 218 in trench 202.


In FIG. 2I, the portion of gate dielectric 216 extending over the mesa is etched back to a thickness suitable for body implant and source implant. A conventional blanket body implant and drive in process is performed to form p-type body regions 220 along an upper portion of silicon region 204. A conventional source implant together with a masking layer (not shown) is then used to form source regions 222 flanking trench 202. In FIG. 2J, a pre-metal dielectric layer 224 (e.g., comprising BPSG) is formed over the structure using conventional techniques. In FIG. 2K, using a masking layer (not shown), dielectric layer 224 is partially removed to expose surfaces of body regions 220 and source regions 222 as defined by the masking layer. A conventional silicon etch (e.g., dry etch) is then carried out to recess the exposed surface regions. The recessed silicon regions thus form contact openings 226.


In FIG. 2L, a blanket heavy body implant is carried out to form self-aligned p-type heavy body regions 228 in body regions 220. A reflow of dielectric 224 is then carried out to obtain a better aspect ratio for the contact openings and a better step coverage for a metal layer 226 which is formed in a subsequent step to electrically contact heavy body regions 228 and source regions 222. A horizontally extending dashed line is included in FIG. 2L to illustrate the embodiment wherein an epitaxial layer 203 extends over a substrate 201, and trench 202 extends through epitaxial layer 203 and terminates in substrate 201. Alternatively, trench 202 may be terminated within epitaxial layer 203. Also, the process sequence depicted by cross section views in FIGS. 2A–2L is merely exemplary and the various steps can be modified or carried out in a different sequence than that shown. In particular, any one of a number of known process steps can be carried out instead of those depicted by FIGS. 2I–2L to obtain a shielded gate structure with the desired features and characteristics.


In accordance with the structure and method of the present invention, an improved IPD layer comprising a film stack of a thermally grown dielectric and a conformal deposited dielectric is obtained. The thermally grown dielectric provides a high quality dielectric and serves to round off the top corners of the shield electrode. The conformal deposited dielectric (1) fills in the gaps on the upper side of the shield electrode, (2) serves as a hard mask to protect the thermal dielectric over the shield electrode while the dielectric along the trench sidewalls is being etched, and (3) creates a smooth concave profile over which the gate electrode is formed. The rounded profile along the top surface of the shield electrode and the bottom of the gate electrode result in lower electric fields in these localized areas.


Further, the method of forming the IPD in accordance with the invention serves to decouple formation of the IPD from that of the gate oxide so that the IPD and gate dielectric can be independently optimized to, for example, achieve a thick, high quality IPD and a thin, high quality gate dielectric. In one embodiment, optimum transistor characteristics are obtained by using a ratio of IPD thickness to gate dielectric thickness of greater than about five to one. For example, an IPD thickness of greater than about 2,000 Å, and a gate dielectric thickness of less than about 400 Å is found to provide optimum transistor characteristics. The ability to form a thin gate dielectric can advantageously be used to achieve a lower on resistance.


The various structures and methods of the present invention may be combined with one or more of a number of charge spreading techniques as well as other shielded gate structures and manufacturing processes disclosed in the commonly assigned application Ser. No. 11/026,276, filed Dec. 29, 2004, and incorporated herein by reference in its entirety, to achieve an even lower on-resistance, higher blocking capability and higher efficiency, among other advantages and features.


Although a number of specific embodiments are shown and described above, embodiments of the invention are not limited thereto. For example, it is understood that the doping polarities of the structures shown and described could be reversed and/or the doping concentrations of the various elements could be altered without departing from the invention. The process sequence depicted by FIGS. 2A–2L is for forming an n-channel FET, however modifying this process sequence to form a p-channel FET would be obvious to one skilled in the art in view of this disclosure. Also, while the various embodiments described above are implemented in conventional silicon, these embodiments and their obvious variants can also be implemented in silicon carbide, gallium arsenide, gallium nitride, diamond or other semiconductor materials. Further, the cross-section views of the different embodiments may not be to scale, and as such are not intended to limit the possible variations in the layout design of the corresponding structures. Also, the FET shown and its obvious variants can be formed in stripe or cellular architecture including hexagonal or square shaped transistor cells. Moreover, the features of one or more embodiments of the invention may be combined with one or more features of other embodiments of the invention without departing from the scope of the invention. Hence, the scope of this invention should not be limited to the embodiments described, but are instead defined by the following claims.

Claims
  • 1. A field effect transistor (FET) comprising: a trench extending into a silicon region of a first conductivity type;a shield electrode in a lower portion of the trench, the shield electrode being insulated from the silicon region by a shield dielectric; anda gate electrode in the trench over but insulated from the shield electrode by an inter-poly dielectric (IPD), the IPD comprising a conformal layer of dielectric and a thermal oxide layer.
  • 2. The FET of claim 1 wherein the gate electrode is insulated from the silicon region by a gate dielectric extending along upper trench sidewalls, and a ratio of a thickness of the IPD to a thickness of the gate dielectric is greater than three to one.
  • 3. The FET of claim 1 wherein the IPD has a concave profile along its upper surface.
  • 4. The FET of claim 1 wherein the gate electrode has a concave profile along its lower surface.
  • 5. The FET of claim 1 wherein the conformal layer of dielectric is surrounded by the thermal dielectric along its lower surface and sidewalls.
  • 6. The FET of claim 1 wherein the conformal layer of dielectric has a convex lower surface and a concave upper surface.
  • 7. The FET of claim 1 wherein the shield electrode has a rounded top surface.
  • 8. The FET of claim 1 wherein the silicon region comprises: an epitaxial layer of the first conductivity type extending over a substrate of the first conductivity type;well regions of a second conductivity type in the epitaxial layer; andsource regions of the first conductivity in the well regions, the source regions flanking the trench.
  • 9. The FET of claim 8 wherein the trench extends into and terminates within the epitaxial layer.
  • 10. The FET of claim 8 wherein the trench extends through the epitaxial layer and terminates within the substrate.
  • 11. A field effect transistor (FET) comprising: a trench extending into a silicon region of a first conductivity type;a shield electrode in a lower portion of the trench, the shield electrode being insulated from the silicon region by a shield dielectric; anda gate electrode in the trench over but insulated from the shield electrode by an inter-poly dielectric (IPD) having a concave profile along at least a center portion of its upper surface.
  • 12. The FET of claim 11 wherein the shield electrode has a rounded top surface.
  • 13. The FET of claim 11 wherein the silicon region comprises: an epitaxial layer of the first conductivity type extending over a substrate of the first conductivity type;well regions of a second conductivity type in the epitaxial layer; andsource regions of the first conductivity in the well regions, the source regions flanking the trench.
  • 14. The FET of claim 13 wherein the trench extends into and terminates within the epitaxial layer.
  • 15. The FET of claim 13 wherein the trench extends through the epitaxial layer and terminates within the substrate.
  • 16. A field effect transistor (FET) comprising: a trench extending into a silicon region of a first conductivity type;a shield electrode in a lower portion of the trench, the shield electrode being insulated from the silicon region by a shield dielectric; anda gate electrode in the trench over but insulated from the shield electrode by an inter-poly dielectric (IPD), the IPD comprising a conformal layer of dielectric which has a convex profile along its lower surface and a concave profile along its upper surface.
  • 17. The FET of claim 16 wherein the gate electrode has a concave profile along its lower surface.
  • 18. The FET of claim 16 wherein the IPD further comprises a thermal dielectric surrounding the conformal layer of dielectric along its lower surface and sidewalls.
  • 19. The FET of claim 16 wherein the silicon region comprises: an epitaxial layer of the first conductivity type extending over a substrate of the first conductivity type;well regions of a second conductivity type in the epitaxial layer; andsource regions of the first conductivity in the well regions, the source regions flanking the trench.
  • 20. The FET of claim 19 wherein the trench extends into and terminates within the epitaxial layer.
  • 21. The FET of claim 19 wherein the trench extends through the epitaxial layer and terminates within the substrate.
US Referenced Citations (320)
Number Name Date Kind
3404295 Warner et al. Oct 1968 A
3412297 Amlinger Nov 1968 A
3497777 Teszner et al. Feb 1970 A
3564356 Wilson Feb 1971 A
3660697 Berglund et al. May 1972 A
4003072 Matsushita et al. Jan 1977 A
4011105 Paivinen et al. Mar 1977 A
4300150 Colak Nov 1981 A
4324038 Chang et al. Apr 1982 A
4326332 Kenney et al. Apr 1982 A
4337474 Yukimoto Jun 1982 A
4345265 Blanchard Aug 1982 A
4445202 Goetze et al. Apr 1984 A
4568958 Baliga Feb 1986 A
4579621 Hine Apr 1986 A
4636281 Buiguez et al. Jan 1987 A
4638344 Cardwell, Jr. Jan 1987 A
4639761 Singer et al. Jan 1987 A
4673962 Chatterjee et al. Jun 1987 A
4698653 Cardwell, Jr. Oct 1987 A
4716126 Cogan Dec 1987 A
4745079 Pfiester May 1988 A
4746630 Hui et al. May 1988 A
4754310 Coe Jun 1988 A
4767722 Blanchard Aug 1988 A
4774556 Fujii et al. Sep 1988 A
4801986 Chang et al. Jan 1989 A
4821095 Temple Apr 1989 A
4823176 Baliga et al. Apr 1989 A
4824793 Richardson et al. Apr 1989 A
4853345 Himelick Aug 1989 A
4868624 Grung et al. Sep 1989 A
4893160 Blanchard Jan 1990 A
4914058 Blanchard Apr 1990 A
4941026 Temple Jul 1990 A
4961100 Baliga et al. Oct 1990 A
4967245 Cogan et al. Oct 1990 A
4969028 Baliga Nov 1990 A
4974059 Kinzer Nov 1990 A
4975782 Bauer Dec 1990 A
4990463 Mori Feb 1991 A
4992390 Chang Feb 1991 A
5027180 Nishizawa et al. Jun 1991 A
5034785 Blanchard Jul 1991 A
5065273 Rajeevakumar Nov 1991 A
5071782 Mori Dec 1991 A
5072266 Bulucea Dec 1991 A
5079608 Wodarczyk et al. Jan 1992 A
5105243 Nakagawa et al. Apr 1992 A
5111253 Korman et al. May 1992 A
5134448 Johnsen et al. Jul 1992 A
5142640 Iwamatsu Aug 1992 A
5156989 Williams et al. Oct 1992 A
5164325 Cogan et al. Nov 1992 A
5164802 Jones et al. Nov 1992 A
5168331 Yilmaz Dec 1992 A
5168973 Asayama et al. Dec 1992 A
5188973 Omura et al. Feb 1993 A
5208657 Chatterjee et al. May 1993 A
5216275 Chen Jun 1993 A
5219777 Kang Jun 1993 A
5219793 Cooper et al. Jun 1993 A
5233215 Baliga Aug 1993 A
5242845 Baba et al. Sep 1993 A
5250450 Lee et al. Oct 1993 A
5262336 Pike, Jr. et al. Nov 1993 A
5268311 Euen et al. Dec 1993 A
5275961 Smayling et al. Jan 1994 A
5275965 Manning Jan 1994 A
5281548 Prall Jan 1994 A
5283201 Tsang et al. Feb 1994 A
5294824 Okada Mar 1994 A
5298761 Cogan et al. Mar 1994 A
5300447 Anderson Apr 1994 A
5300452 Chang et al. Apr 1994 A
5326711 Malhi Jul 1994 A
5346834 Hisamoto et al. Sep 1994 A
5350937 Yamazaki et al. Sep 1994 A
5365102 Mehrotra et al. Nov 1994 A
5366914 Takahashi et al. Nov 1994 A
5389815 Takahashi Feb 1995 A
5405794 Kim Apr 1995 A
5418376 Muraoka et al. May 1995 A
5424231 Yang Jun 1995 A
5429977 Lu et al. Jul 1995 A
5430311 Murakami et al. Jul 1995 A
5430324 Bencuya Jul 1995 A
5434435 Baliga Jul 1995 A
5436189 Beasom Jul 1995 A
5438007 Vinal et al. Aug 1995 A
5438215 Tihanyi Aug 1995 A
5442214 Yang Aug 1995 A
5473176 Kakumoto Dec 1995 A
5473180 Ludikhuize Dec 1995 A
5474943 Hshieh et al. Dec 1995 A
5488010 Wong Jan 1996 A
5519245 Tokura et al. May 1996 A
5532179 Chang et al. Jul 1996 A
5541425 Nishihara Jul 1996 A
5554552 Chi Sep 1996 A
5554862 Omura et al. Sep 1996 A
5567634 Hebert et al. Oct 1996 A
5567635 Acovic et al. Oct 1996 A
5572048 Sugawara Nov 1996 A
5576245 Cogan et al. Nov 1996 A
5578851 Hshieh et al. Nov 1996 A
5581100 Ajit Dec 1996 A
5583065 Miwa Dec 1996 A
5592005 Floyd et al. Jan 1997 A
5593909 Han et al. Jan 1997 A
5595927 Chen et al. Jan 1997 A
5597765 Yilmaz et al. Jan 1997 A
5605852 Bencuya Feb 1997 A
5616945 Williams Apr 1997 A
5623152 Majumdar et al. Apr 1997 A
5629543 Hshieh et al. May 1997 A
5637898 Baliga Jun 1997 A
5639676 Hshieh et al. Jun 1997 A
5640034 Malhi Jun 1997 A
5648670 Blanchard Jul 1997 A
5656843 Goodyear et al. Aug 1997 A
5665619 Kwan et al. Sep 1997 A
5670803 Beilstein, Jr. et al. Sep 1997 A
5684320 Kawashima Nov 1997 A
5689128 Hshieh et al. Nov 1997 A
5693569 Ueno Dec 1997 A
5705409 Witek Jan 1998 A
5710072 Krautschneider et al. Jan 1998 A
5714781 Yamamoto et al. Feb 1998 A
5717237 Chi Feb 1998 A
5719409 Singh et al. Feb 1998 A
5744372 Bulucea Apr 1998 A
5767004 Balasubramanian et al. Jun 1998 A
5770878 Beasom Jun 1998 A
5776813 Huang et al. Jul 1998 A
5780343 Bashir Jul 1998 A
5801417 Tsang et al. Sep 1998 A
5814858 Williams Sep 1998 A
5821583 Hshieh et al. Oct 1998 A
5877528 So Mar 1999 A
5879971 Witek Mar 1999 A
5879994 Kwan et al. Mar 1999 A
5894157 Han et al. Apr 1999 A
5895951 So et al. Apr 1999 A
5895952 Darwish et al. Apr 1999 A
5897343 Mathew et al. Apr 1999 A
5897360 Kawaguchi Apr 1999 A
5900663 Johnson et al. May 1999 A
5906680 Meyerson May 1999 A
5907776 Hshieh et al. May 1999 A
5917216 Floyd et al. Jun 1999 A
5929481 Hsieh et al. Jul 1999 A
5943581 Lu et al. Aug 1999 A
5949104 D'Anna et al. Sep 1999 A
5949124 Hadizad et al. Sep 1999 A
5959324 Kohyama Sep 1999 A
5960271 Wollesen et al. Sep 1999 A
5972741 Kubo et al. Oct 1999 A
5973360 Tihanyi Oct 1999 A
5973367 Williams Oct 1999 A
5976936 Miyajima et al. Nov 1999 A
5977591 Fratin et al. Nov 1999 A
5981344 Hshieh et al. Nov 1999 A
5981996 Fujishima Nov 1999 A
5998833 Baliga Dec 1999 A
6005271 Hshieh Dec 1999 A
6008097 Yoon et al. Dec 1999 A
6011298 Blanchard Jan 2000 A
6015727 Wanlass Jan 2000 A
6020250 Kenney et al. Feb 2000 A
6034415 Johnson et al. Mar 2000 A
6037202 Witek Mar 2000 A
6037628 Huang Mar 2000 A
6037632 Omura et al. Mar 2000 A
6040600 Uenishi et al. Mar 2000 A
6048772 D'Anna Apr 2000 A
6049108 Williams et al. Apr 2000 A
6051488 Lee et al. Apr 2000 A
6057558 Yamamoto et al. May 2000 A
6063678 D'Anna May 2000 A
6064088 D'Anna May 2000 A
6066878 Neilson May 2000 A
6069043 Floyd et al. May 2000 A
6077733 Chen et al. Jun 2000 A
6081009 Neilson Jun 2000 A
6084264 Darwish Jul 2000 A
6084268 de Frésart et al. Jul 2000 A
6087232 Kim et al. Jul 2000 A
6096608 Williams Aug 2000 A
6097063 Fujihira Aug 2000 A
6103578 Uenishi et al. Aug 2000 A
6103619 Lai Aug 2000 A
6104054 Corsi et al. Aug 2000 A
6110799 Huang Aug 2000 A
6114727 Ogura et al. Sep 2000 A
6137152 Wu Oct 2000 A
6150697 Teshigahara et al. Nov 2000 A
6156606 Michaelis Dec 2000 A
6156611 Lan et al. Dec 2000 A
6163052 Liu et al. Dec 2000 A
6165870 Shim et al. Dec 2000 A
6168983 Rumennik et al. Jan 2001 B1
6168996 Numazawa et al. Jan 2001 B1
6171935 Nance et al. Jan 2001 B1
6174769 Lou Jan 2001 B1
6174773 Fujishima Jan 2001 B1
6174785 Parekh et al. Jan 2001 B1
6184545 Werner et al. Feb 2001 B1
6184555 Tihanyi et al. Feb 2001 B1
6188104 Choi et al. Feb 2001 B1
6188105 Kocon et al. Feb 2001 B1
6190978 D'Anna Feb 2001 B1
6191447 Baliga Feb 2001 B1
6194741 Kinzer et al. Feb 2001 B1
6198127 Kocon Mar 2001 B1
6201279 Pfirsch Mar 2001 B1
6204097 Shen et al. Mar 2001 B1
6207994 Rumennik et al. Mar 2001 B1
6222229 Hebert et al. Apr 2001 B1
6222233 D'Anna Apr 2001 B1
6225649 Minato May 2001 B1
6228727 Lim et al. May 2001 B1
6239463 Williams et al. May 2001 B1
6239464 Tsuchitani et al. May 2001 B1
6265269 Chen et al. Jul 2001 B1
6271082 Hou et al. Aug 2001 B1
6271100 Ballantine et al. Aug 2001 B1
6271552 D'Anna Aug 2001 B1
6271562 Deboy et al. Aug 2001 B1
6274904 Tihanyi Aug 2001 B1
6274905 Mo Aug 2001 B1
6277706 Ishikawa Aug 2001 B1
6281547 So et al. Aug 2001 B1
6285060 Korec et al. Sep 2001 B1
6291298 Williams et al. Sep 2001 B1
6291856 Miyasaka et al. Sep 2001 B1
6294818 Fujihira Sep 2001 B1
6297534 Kawaguchi et al. Oct 2001 B1
6303969 Tan Oct 2001 B1
6307246 Nitta et al. Oct 2001 B1
6309920 Laska et al. Oct 2001 B1
6313482 Baliga Nov 2001 B1
6316806 Mo Nov 2001 B1
6326656 Tihanyi Dec 2001 B1
6331466 Takahashi et al. Dec 2001 B1
6337499 Werner Jan 2002 B1
6346464 Takeda et al. Feb 2002 B1
6346469 Greer Feb 2002 B1
6351018 Sapp Feb 2002 B1
6353252 Yasuhara et al. Mar 2002 B1
6359308 Hijzen et al. Mar 2002 B1
6362112 Hamerski Mar 2002 B1
6362505 Tihanyi Mar 2002 B1
6365462 Baliga Apr 2002 B2
6365930 Schillaci et al. Apr 2002 B1
6368920 Beasom Apr 2002 B1
6368921 Hijzen et al. Apr 2002 B1
6376314 Jerred Apr 2002 B1
6376315 Hshieh et al. Apr 2002 B1
6376878 Kocon Apr 2002 B1
6376890 Tihanyi Apr 2002 B1
6384456 Tihanyi May 2002 B1
6388286 Baliga May 2002 B1
6388287 Deboy et al. May 2002 B2
6400003 Huang Jun 2002 B1
6426260 Hshieh Jul 2002 B1
6429481 Mo et al. Aug 2002 B1
6433385 Kocon et al. Aug 2002 B1
6436779 Hurkx et al. Aug 2002 B2
6437399 Huang Aug 2002 B1
6441454 Hijzen et al. Aug 2002 B2
6444574 Chu Sep 2002 B1
6452230 Boden, Jr. Sep 2002 B1
6461918 Calafut Oct 2002 B1
6465304 Blanchard et al. Oct 2002 B1
6465843 Hirler et al. Oct 2002 B1
6465869 Ahlers et al. Oct 2002 B2
6472678 Hshieh et al. Oct 2002 B1
6472708 Hshieh et al. Oct 2002 B1
6475884 Hshieh et al. Nov 2002 B2
6476443 Kinzer Nov 2002 B1
6479352 Blanchard Nov 2002 B2
6489652 Jeon et al. Dec 2002 B1
6501146 Harada Dec 2002 B1
6534825 Calafut Mar 2003 B2
6566804 Trujillo et al. May 2003 B1
6580123 Thapar Jun 2003 B2
6608350 Kinzer et al. Aug 2003 B2
6657254 Hshieh et al. Dec 2003 B2
6677641 Kocon Jan 2004 B2
6683346 Zeng Jan 2004 B2
6720616 Hirler et al. Apr 2004 B2
6734066 Lin et al. May 2004 B2
6762127 Boiteux et al. Jul 2004 B2
6806533 Henninger et al. Oct 2004 B2
6833584 Henninger et al. Dec 2004 B2
7238586 Hsu et al. Jul 2007 B2
20010023961 Hsieh et al. Sep 2001 A1
20010026989 Thapar Oct 2001 A1
20010028083 Onishi et al. Oct 2001 A1
20010032998 Iwamoto et al. Oct 2001 A1
20010041400 Ren et al. Nov 2001 A1
20010049167 Madson Dec 2001 A1
20010050394 Onishi et al. Dec 2001 A1
20020008284 Zeng Jan 2002 A1
20020009832 Blanchard Jan 2002 A1
20020014658 Blanchard Feb 2002 A1
20020066924 Blanchard Jun 2002 A1
20020070418 Kinzer et al. Jun 2002 A1
20020100933 Marchant Aug 2002 A1
20030060013 Marchant Mar 2003 A1
20030132450 Minato et al. Jul 2003 A1
20030193067 Kim Oct 2003 A1
20030209757 Henninger et al. Nov 2003 A1
20040031987 Henninger et al. Feb 2004 A1
20040089910 Hirler et al. May 2004 A1
20040121572 Darwish et al. Jun 2004 A1
20040232407 Calafut Nov 2004 A1
20050017293 Zundel et al. Jan 2005 A1
20050167742 Challa et al. Aug 2005 A1
Foreign Referenced Citations (41)
Number Date Country
4300806 Dec 1993 DE
19736981 Aug 1998 DE
0975024 Jan 2000 EP
1026749 Aug 2000 EP
1054451 Nov 2000 EP
0747967 Feb 2002 EP
1205980 May 2002 EP
56-058267 May 1981 JP
62-069562 Mar 1987 JP
63-186475 Aug 1988 JP
63-288047 Nov 1988 JP
64-022051 Jan 1989 JP
01-192174 Aug 1989 JP
05-226638 Sep 1993 JP
2000-040822 Feb 2000 JP
2000-040872 Feb 2000 JP
2000-156978 Jun 2000 JP
2000-277726 Oct 2000 JP
2000-277728 Oct 2000 JP
2001-015448 Jan 2001 JP
2001-015752 Jan 2001 JP
2001-102577 Apr 2001 JP
2001-111041 Apr 2001 JP
2001-135819 May 2001 JP
2001-144292 May 2001 JP
2001-244461 Sep 2001 JP
2001-313391 Dec 2001 JP
2002-083976 Mar 2002 JP
WO 0033386 Jun 2000 WO
WO 0068997 Nov 2000 WO
WO 0068998 Nov 2000 WO
WO 0075965 Dec 2000 WO
WO 0106550 Jan 2001 WO
WO 0106557 Jan 2001 WO
WO 0145155 Jun 2001 WO
WO 0159847 Aug 2001 WO
WO 0171815 Sep 2001 WO
WO 0195385 Dec 2001 WO
WO 0195398 Dec 2001 WO
WO 0201644 Jan 2002 WO
WO 02047171 Jun 2002 WO
Related Publications (1)
Number Date Country
20070037327 A1 Feb 2007 US