Lancaster, CMOS Cookbook, 2nd Edition, 1988, Howard W. Sams & Company, p. 2.* |
Rishton, S.A., Ismail, K., Chu, J.O., Chan, K.K., Lee, K.Y. New Complimentary metal-oxide semiconductor technology with self-aligned Schottky source/drain and low-resistance T gates. J. Vac. Sci. Technol. B., 15(6), Nov./Dec. 1997, pp. 2795-2798. |
Kedzierski, J., Xuan, P., Subramanian, V., Bokor, J., King, T-J., Hu, C., Anderson, E. A20 nm gate-length ultra-thin body p-MOSFET with silicide source/drain. Superlattices and Microstructures, vol. 28, No. 5/6, 2000, pp. 445-452. |
Tucker, J.R. Schottky Barrier MOSFETs for Silicon Nanoelectronics. Jan. 1997, IEEE Frontiers in Electronics, pp. 97-100. |
Laplante, Philip A. (Editer-in-Chief). Comprehensive Dictionary of Electrical Engineering. 1999, IEEE Press, p. 97. |
Muller, Richard S. and Kamins, Theodore I. Device Electronics for Integrated Circuit. 1977, 1986, John Wiley & Sons, Second Edition, pp. 448, 505-511. |
Sze, S.M. Physics of Semiconductor Devices. 1981, John Wiley & Sons, Second Edition, pp. 451-453. |
Pierret, Modular Series on Solid State Devices, vol. 1 Semiconductor Fundamentals, 1983, Addison-Wesley, pp. 29-33. |
Huang et al. Two Dimensional Numerical Simulation of Schottky Barrier MOSFET with Channel Length to 10 nm. IEEE Transactions on Electron Devices, vol. 45, No. 4, Apr. 1988, pp. 842-848. |
Saitoh et al. Analysis of Short-Channel Schottky Source/Drain MOSFET on Silicon-on-Insulator Substrate Demonstration of Sub-50-nm n-Type Devices with Metal Gate. Jpn. J. Appl. Phys., part 1, vol. 38, No. 11, Nov. 1999, pp. 6226-6231. |
Wolf, Stanley, Silicon Processing For the VLSI Era, vol. 3: The Submicron MOSFET, Lattice Press, Sunset Beach, CA, pp. 523-528 (1995). |
Lepselter, M.P., Sze, S.M. SB-IGFET: An Insulated Gate Field Effect Transistor Using Schottky Barrier Contacts for Source and Drain. Proceedings of the IEEE, Aug. 1968; pp. 1400-1402. |
Lepselter, M.P., Macrae, A.U., MacDonald, R.W. SB-IGFET, II: An Ion Implanted IGFET Using Schottky Barriers. Proceedings of the IEEE, May 1969; pp. 812-813. |
Kisaki, Hitoshi. Tunnel Transistor. Proceedings of the IEEE, Jul. 1973; pp. 1053-1054. |
Tu, K.N., Thompson, R.D., Tsaur, B.Y. Low Schottky Barrier of Rare-Earth Silicide on n-Si. Applied Physics Letters, vol. 38, No. 8, Apr. 1981; pp. 626-628. |
Koeneke, C.J., Sze, S.M., Levin, R.M., Kinsbron, E. Schottky MOSFET for VLSI. IEDM, 1981; pp. 367-370. |
Sugino, M., Akers, L.A., Rebeschini, M.E. CMOS Latch-Up Elimination Using Schottky Barrier PMOS. IEDM, 1982; pp. 462-465. |
Koeneke, C.J., Lynch, W.T. Lightly Doped Schottky MOSFET. IEDM, 1982; pp. 466-469. |
Mochizuki, T., Wise, K.D. An n-Channel MOSFET with Schottky Source and Drain. IEEE Electron Device Letters, EDL-5, No. 4, Apr. 1984; pp. 108-111. |
Oh, C.S., Koh, Y.H., Kim, C.K. A New P-Channel MOSFET Structure with Schottky Clamped Source and Drain, IEDM, 1984; pp. 609-612. |
Swirhun, Stanley E., et al. A VLSI Suitable Schottky Barrier CMOS Process. IEEE Transactions on Electron Devices, ED-32, No. 2, Feb. 1985; pp. 194-202. |
Tove, P.A., Bohlin, K., Masszi, F., Norde, H., Nylander, J., Tiren, T., Magnusson, U. Complementary SI MESFET Concept Using Silicon-on-Sapphire Technology, IEEE Electron Device Letters, vol. 9, No. 1, Jan. 1988; pp. 47-49. |
Tove, P.A., Bohlin, K.E., Norde, H., Magnusson, U., Tiren, J., Soderbarg, A., Rosling, M., Masszi, F., Nyander, J. Silicon IC Technology Using Complementory MESFETs. Solid State Devices, Elsevier Science Publishers (North Holland), 1988; pp. 607-609. |
Tsui, B., Chen, M. A Novel Process for High-Performance Schottky Barrier PMOS. J. Electrochem Soc., vol. 136, No. 5, May 1989; pp. 1456-1459. |
Misra, D., Simhadri, V.S. A Survey of the Potential of an IrSi Schottky Barrier MOSFET Based on Simulation Studies. Solid State Electronics, vol. 35, No.6, 1992; pp. 829-833. |
Hattori, Reiji, Nakae, Akihiro, Shirafuji, Junji. A New Type of Tunnel-Effect Transistor Employing Internal Field Emission of Schottky Barrier Junction. Japan J. Appl. Phys., vol. 31, 1992; pp. L1467-L1469. |
Unewisse, M.H., Storey, J.W.V. Electrical and Infared Investigation of Erbium Silicide. J. Appl. Phys., vol. 72, No. 6, Sep. 1992; pp. 2367-2371. |
Hattori, Reiji, Shirafuji, Junji. Numerical Simulation of Tunnel Effect Transistors. Japan J. Appl. Phys., vol. 33, 1994; pp. 612-618. |
Tucker, J.R., Wang, C., Lyding, J.W., Shen, T.C:, Abeln, G.C. Nanometer Scale MOSFETs and STM Patterning on SI. SSDM 1994, Aug. 1994; pp. 322-324. |
Tucker, J.R., Wang, C., Carney, P.S. Silicon Field-Effect Transistor Based on Quantum Tunneling. Applied Physics Letters, vol. 65, No. 5, Aug. 1, 1994; pp. 618-620. |
Kimura, Mitsuteru, Matsudate, Tadashi. A New Type of Schottky Tunnel Transistor. IEEE Electron Device Letters, EDL-15, No. 10, Oct. 1994, pp. 412-414. |
Snyder, John P., Helms, C.R., Nishi, Yoshio. Experimental Investigation of a PtSi Source and Drain Field Emission Transistor. Applied Physics Letters, vol. 67, No. 10, Sep. 4, 1995; pp. 1420-1422. |
Wolf, Stanley. Silicon Processing for the VLSI Era. vol. 3: The Submicron MOSFET, Lattice Press, Sunset Beach, CA, 1995; pp. 523-528. |
Rishton, S.A., Ismail, K., Chu, J.O., Chan, K. A MOS Transistor with Schottky Source/Drain Contacts and a Self-Aligned Low-Resistance T-gate. Microelectronics Engineering, vol. 35, 1997; pp. 361-363. |
Nishisaka, Mika, Asano, Tanemasa. Reduction of the Floating Body Effect in SOI MOSFETs by Using Schottky Source/Drain Contacts, Japan J. Appl. Phys., vol. 37, Mar. 1998; pp. 1295-1299. |
Wang, C., Snyder, John P., Tucker, J.R. Sub-50nm PtSi Schottky Source/Drain p-MOSFETs. 56th Annual Device Research Conference Digest, Jun. 1998, pp. 72-73. |
Neudeck, Gerold W. Volumn: II: The PN Junction Diode, Modular Series On Solid State Devices. Addison-Wesley, 1983; pp. 8-10. |
On-line Encyclopedia Britannica, 2001, definition of “rare-earth element.”, date not established; 2 pages. |
Sze, S.M. Physics of Semiconductor Devices, John Wiley & Sons, Second Edition, 1981; pp. 293-294. |
Calvet, L.E., Luebben, H., Reed, M.A., Wang, C., Snyder, J.P., and Tucker, J.R. Subthreshold and scaling of PtSi Schottky barrier MOSFETs, 2000 Academic Press, Superlattices and Microstructures, vol. 28, No. 5/6; pp. 501-506. |
Wolf, Stanley. Silicon Processing for the VLSI Era, vol. 3: The Submicron MOSFET. Lattice Press, 1995; pp. 183-187. |
Web page “provided by Laurie Calvet”, “Device Physics of the SBMOSFET”, http://www.eng.yale.edu/reedlab/research/semicond.html, date not established, 7 pages. |
Winstead, B. and Ravaioli, U. Simulation of Schottky Barrier MOSFET's with a Coupled Quantum Injection/Monte Carol Technique. IEEE Transactions on Electron Device, vol. 47, No. 6, Jun. 2000; pp. 1241-1246. |
Gang, D., Xiaoyan, L., Lei, S., Jiaping, Y., Ruqi, H., Houlet, P., and Fujitan, H. Monte Carlo Simulation of 50nm n-Channel Schottky Barrier Tunneling Transistors. Chinese Journal of Electronics, vol. 11, No. 2, Apr. 2002; pp. 200-203. |
Taur, Yuan, Wann, Clement H., Frank, David J. 25 nm CMOS Design Considerations. IEDM Technical Digest, Dec. 1998; pp. 789-792. |
Hargrove, M., Crowder, S., Novak, E., Logan, R., Han, L.K., Ng, H., Ray, A., Sinitsky, D., Smeys, P., Guarin, F., Oberschmidt, J., Crabbe, E., YEE, D., Su, L. High Performance Sub-0.08 um CMOS with Dual Gate Oxide and 9.7 ps Inverter Delay. IEDM Technical Digest, Dec. 1998; pp. 627-630. |
Zhao, Q.T., Klinkhammer, F., Dolle, M., Kappius, L., Mantl, S. Nanometer Patterning of Epitaxial CoSi2/Si(100) for Ultrashort Channel Schottky Barrier Metal-Oxide-Semiconductor Field Effect Transistors. Applied Physics Letters, vol. 74, No. 3, Jan. 18, 1999; pp. 454-456. |
Wang, C., Snyder, John P., Tucker, J.R. Sub-40nm PtSi Schottky Source-Drain Metal-Oxide-Semiconductor Field-Effect-Transistors. Applied Physics Letters, vol. 74, No. 8, Feb. 22, 1999; pp. 1174-1176. |
Snyder, John P., Holms, C.R., Nishi, Yoshio. Analysis of the Potential Distribution in the Channel Region of a Platinum Silicided Source/Drain Metal Oxide Semiconductor Field Effect Transistor. Applied Physics Letters, vol. 74, No. 22, May 31, 1999; pp. 3407-3409. |
Saitoh, W., Yamagami, S., Itoh, A., Asada, M. 35nm Metal Gate SOI-P-MOSFETs with PtSI Schottky Source/Drain. 57th Annual Device Research Conference Digest, Jun. 1999; pp. 30-31. |
Geppert, Linda. The 100-Million Transistor IC. IEEE Spectrum, Jul. 1999; pp. 23-24. |
Taur, Yuan. The Incredible Shrinking Transistor. IEEE Spectrum, Jul. 1999; pp. 25-29. |