The invention generally relates to methods for manufacturing a semiconductor device with improved device performance, and more particularly to methods for manufacturing semiconductor devices which impose tensile and compressive stresses in the substrate of the device during device fabrication.
Mechanical stresses within a semiconductor device substrate can modulate device performance. That is, stresses within a semiconductor device are known to enhance semiconductor device characteristics. Thus, to improve the characteristics of a semiconductor device, tensile and/or compressive stresses are created in the channel of the n-type devices (e.g., NFETs) and/or p-type devices (e.g., PFETs). However, the same stress component, either tensile stress or compressive stress, discriminatively affects the characteristics of an n-type device and a p-type device.
In order to maximize the performance of both NFETs and PFETs within integrated circuit (IC) chips, the stress components should be engineered and applied differently for NFETs and PFETs. That is, because the type of stress which is beneficial for the performance of an NFET is generally disadvantageous for the performance of the PFET. More particularly, when a device is in tension, in the direction of current flow in a planar device, the performance characteristics of the NFET are enhanced while the performance characteristics of the PFET are diminished. To selectively create tensile stress in an NFET and compressive stress in a PFET, distinctive processes and different combinations of materials are used.
For example, a trench isolation structure has been proposed for forming the appropriate stresses in the NFETs and PFETS, respectively. When this method is used, the isolation region for the NFET device contain a first isolation material which applies a first type of mechanical stress on the NFET device in a longitudinal direction (parallel to the direction of current flow) and in a transverse direction (perpendicular to the direction of current flow). Further, a first isolation region and a second isolation region are provided for the PFET and each of the isolation regions of the PFET device applies a unique mechanical stress on the PFET device in the transverse and longitudinal directions.
Alternatively, liners on gate sidewalls, have been proposed to selectively induce the appropriate strain in the channels of the FET devices (see Ootsuka et al., IEDM 2000, p.575, for example). By providing spacers or liners, the appropriate stress is applied closer to the device than the stress applied as a result of the trench isolation fill technique.
While these methods do provide structures that have tensile stresses being applied to the NFET device and compressive stresses being applied along the longitudinal direction of the PFET device, they may require additional materials and/or more complex processing, and thus, resulting in higher cost. In addition, in the methods described above, for example, the stresses in the channel are relatively moderate (i.e., for example, about 200 to about 300 MPa), which provide approximately a 10% benefit in device performance. Thus, it is desired to provide more cost-effective and simplified methods for creating stronger tensile and compressive stresses in the channels NFETs and PFETs, respectively. It is further desired to create larger tensile stresses in the channels of the NFETs than the tensile stresses created as a result of the known processes described above.
In the first aspect, this invention provides a method for manufacturing an integrated circuit comprising a plurality of semiconductor devices including an n-type field effect transistor and a p-type field effect transistor on a silicon wafer by creating a first spacer and a second spacer on the n-type field effect transistor and on the p-type field effect transistor. At least a portion of the first spacer is removed from the p-type field effect transistor, and silicide forming material is deposited on the p-type field effect transistor and the n-type field effect transistor, such that tensile mechanical stresses are formed within a channel of the n-type field effect transistor and compressive mechanical stresses are formed within a channel of the p-type field effect transistor.
In a second aspect, this invention separately provides a method for manufacturing an integrated circuit comprising a plurality of semiconductor devices including an n-type field effect transistor and a p-type field effect transistor on a semiconductor wafer by creating a spacer having a first width for the n-type field effect transistor. A spacer is created having a second width for the p-type field effect transistor, the first width being greater than the second width. Silicide forming material is deposited on the semiconductor wafer such that tensile mechanical stresses are formed within a channel of the n-type field effect transistor and compressive stresses are formed within a channel of the p-type field effect transistor.
FIGS. 2(a) through 2(f) depict a process for forming stresses in MOSFETs according to the invention;
The invention provides a method for fabricating devices with improved performance characteristics. The invention relates to the improved characteristics of a device. Generally, silicidation is known to create significant stresses in the silicon and that stress distributions resulting from silicidation are highly nonuniform. These properties of silicidation are used by the invention to control the stresses in complimentary metal oxide semiconductor (CMOS)PFETs and NFETs. In an embodiment of the invention, different spacer widths and undercut combinations are used to modulate silicide distances in order to control the stress in the channels of NFET and PFET devices.
In the methods and devices according to the invention, the stresses are self-aligned to the gate. In the devices formed with the isolation induced stress structures, the stresses are not self-aligned to the gate. In addition, in the methods and devices according to the invention, the stress levels attained under the gate in the silicon are much larger than the isolation-based or spacer-based or liner-based approaches. For example, stress of about a few hundred MPa to about a few GPa in the silicon under the gate may be attained according to the invention.
FIGS. 2(a)-2(f) generally illustrate an exemplary process for forming an integrated circuit with p-type and n-type semiconductor devices. FIGS. 2(a) through 2(d) explain processes that are known, and thus any known applicable processes may be used. FIG. 2(a) illustrates the structure after shallow trenches 5 (STI) are formed. A SOI (silicon-on-insulator) wafer which has a stack of silicon 1, buried oxide 2, and a silicon layer 3 is used. FIGS. 2(a) through 2(j) depict a general exemplary process for forming the MOSFETs according to this invention. FIGS. 2(a) through 2(d) explain processes that are known, and thus any known applicable processes may be used. FIG. 2(a) illustrates the structure after shallow trenches 5 (STI) are formed. A SOI (silicon-on-insulator) wafer which has a stack of silicon 1, buried oxide 2, and a silicon layer 3 is used.
Generally, to form the STI on SOI wafers, a thin (˜50 Å) layer of silicon dioxide SiO2 (pad oxide) (not shown) is grown on the silicon layer 3, which is on the buried oxide layer 2 on the silicon substrate 1, by reacting silicon and oxygen at high temperatures. A thin layer (about 1000 Å to about 2500 Å) of pad silicon nitride (Si3N4) (not shown) is then deposited using chemical vapor deposition (CVD). Next, the patterned photoresist with a thickness of about 0.5 to about 1.0 microns is deposited, and the structure is exposed and developed to define the trench areas 5. Next, the exposed SiO2 and the Si3N4 are etched using reactive ion etching (RIE). Next, an oxygen plasma is used to burn off the photoresist layer. A wet etch is used to remove the pad Si3N4 and pad oxide. Then, an oxide layer is deposited to fill the trenches and the surface oxide is removed using chemical mechanical polishing (CMP). This completes the formation of STI as seen in FIG. 2(a).
Next, a sacrificial oxide (not shown) of about 50 Å is grown on the silicon. Then, as shown in FIG. 2(b) an n-well 10 and a p-well 12 are formed. Patterned photoresist layers are used to successively form the n-well 10 (using, for example, multiple implants of Phosphorous ions) and the p-well 12 (using, for example, multiple implants of Boron ions). The well implants 10 and 12 are then optionally annealed. The sacrificial oxide layer is then removed using a wet HF solution, such that a clean silicon surface is left behind.
Next, as shown in FIG. 2(b), a gate oxide layer 14 of about 10 Å to about 100 Å is grown. On the gate oxide layer 14, a polysilicon layer 16 is deposited using CVD to a thickness of about 500 Å to about 1500 Å to form the gate electrodes 18 and 20 shown in FIG. 2(c). Patterned photoresist layers (not shown) are used to define the gate electrodes. RIE is used to etch the exposed portions of the polysilicon layer 16 and the photoresist patterns are stripped away in order to complete formation of the gate stack of the n-type transistor 17 and the gate stack of the p-type transistor 19.
FIG. 2(c) shows the formed gate electrodes 18 and 20. A thin layer of oxide 15 is then grown on the remaining polysilicon. Patterned photoresist layers (not shown), which are later removed, are used to successively tip (and halo countering doping implants) implant the n-type and p-type transistors. For n-type transistors, a very shallow and low dose implant of arsenic ions, for example, may be used to form the p-tip 22 (while a Boron implant, for example, may be used for halos). For p-type transistors, a very shallow and low dose implant of BF2 ions, for example, may be used to form n-tip 24 (while an arsenic implant may, for example, be used for halos).
Still referring to FIG. 2(c), oxide spacers 26 are formed by depositing a oxide material via oxidation. After oxidation is performed, the oxide is etched using a mask (not shown) to form the oxide spacers 26. The oxide along the edge of the gates forms an oxide spacer 26 which helps prevent a short between the gate of the NFET and PFET and the diffusions of the respective devices. Next, as shown in FIG. 2(d), nitride layer (not shown) using CVD to a thickness of about 100 Å to about 1000 Å and then etching the nitride from the regions other than the sidewalls of the gate to form nitride spacers 27.
Patterned photoresist layers (not shown), which are removed prior to the next stage of the process, are used to successively create the source/drain regions of the transistors. In FIG. 2(d), for the n-type transistors, a shallow and high-dose of arsenic ions, for example, may be used to form the source/drain regions 28 while the p-type transistors are covered with the corresponding photoresist layer. For the p-type transistors, a shallow and high dose of BF2 ions, for example, may be used to form the source/drain regions 30 while the n-type transistors are covered with the corresponding photoresist layer. An anneal is then used to activate the implants.
In methods according to the invention, the NFET devices are masked while at least a portion of the oxide remaining on the PFET devices is etched. In the structure shown in FIG. 2(e), the NFET device is masked, using a mask (not shown) while the oxide on the PFET device is subjected to further etching. In particular, the mask covers the NFETs so that the oxide 25 of the oxide spacer 26 below the nitride spacers 27 of the NFET is maintained while at least a portion of the oxide 25 of the oxide spacer 26 below the nitride spacers 27 of the PFET is removed, via, for example, etching. The resulting structure is shown in FIG. 2(h), which illustrates that at least a portion of the oxide below the nitride spacer 27 of the PFET is removed while the oxide spacer 25 below the nitride spacer 27 of the NFET is maintained. The mask covering the NFETs is then removed.
The oxide undercut region can be typically about 20 nm to about 50 nm from the edge of the spacer. In that case, the PFET silicide would then be closer to the channel by about 20 nm to about 50 nm. The silicide to NFET gate distance is the same as the spacer width which is about 20 nm to about 100 nm. The standard photoresist mask technique is used to mask the NFET while etching the oxide undercut for the PFET.
Next, as shown in FIG. 2(f), silicide material 38 having a thickness of about 30 Å to about 200 Å is deposited on the silicon. The deposited material fills the space below the nitride spacer of the PFET. As a result, the deposited material is closer to the gate region of the PFET device than the gate region of the NFET device. Metal, such as, for example, Co, HF, Mo, Ni, Pd2, Pt, Ta, Ti, W, and Zr may be used and the metal may be deposited over the wafer via, for example, evaporation, sputtering, or CVD techniques. The silicide is formed through a high temperature reaction. The silicide is closer to the PFET gate by a distance that the oxide is undercut.
Then, the structure is heated to a temperature of about 350° C. to about 800° C. depending on the type of silicide being considered in order to allow the deposited metal to react with the silicon. During sintering, silicide only forms in the regions where the metal is in direct contact with silicon or polysilicon. In the regions, such as, the source, drain and gate regions, where the deposited metal is in contact with silicon, the deposited metal or low resistance material reacts with the silicon to form silicide. In the other regions (i.e., where the deposited metal is not in contact with silicon), the deposited metal remains unchanged. This process aligns the silicide to the exposed silicon and is called “self-aligned silicide” or silicide. The remaining unreacted metal is then removed, for example, with a selective etch. After the silicidation steps, standard processes for middle-of-the-line are used such as nitride liner, oxide fill, contact formation, followed by interconnect formation, etc.
In the exemplary structure shown in
In another example, if a channel of a PFET is subjected to a compressive stress of about −0.9 GPa, the PFET would have about a 20% improvement in device performance. Further, if a channel of an NFET is subjected to a tensile stress of about +1.1 GPa, the NFET would have about a 42% improvement in device performance.
In the invention, the characteristics of the stresses created in the silicon are used to create the desired stresses (i.e., tensile or compressive) in the channel of the device.
It should be understood that this invention is readily applicable to bulk or layered SiGe substrates. It should also be understood that this invention may also be used with damascene gate structures, which have been proposed for use of high k dielectric gate oxides.
In the structure shown in
However, as shown in
By providing tensile stresses to the channel of the NFET and compressive stresses in the channel of the PFETs, the charge mobility along the channels of NFET devices and the hole mobility along the channels of the PFET devices are increased. Thus, as described above, the invention provides a method for providing tensile stresses and compressive stresses along the channels of NFET and PFET devices, respectively via silicidation. In particular, this invention controls the level of tensile stresses and compressive stresses by using different spacer widths and by depositing silicide material closer to the gates of the PFETs than to the gates of the NFETs.
While the invention has been described in terms of embodiments, those skilled in the art will recognize that the invention can be practiced with modification within the spirit and scope of the appended claims.
Number | Name | Date | Kind |
---|---|---|---|
3602841 | McGroddy | Aug 1971 | A |
4665415 | Esaki et al. | May 1987 | A |
4853076 | Tsaur et al. | Aug 1989 | A |
4855245 | Neppl et al. | Aug 1989 | A |
4952524 | Lee et al. | Aug 1990 | A |
4958213 | Eklund et al. | Sep 1990 | A |
5006913 | Sugahara et al. | Apr 1991 | A |
5060030 | Hoke | Oct 1991 | A |
5081513 | Jackson et al. | Jan 1992 | A |
5108843 | Ohtaka et al. | Apr 1992 | A |
5134085 | Gilgen et al. | Jul 1992 | A |
5310446 | Konishi et al. | May 1994 | A |
5354695 | Leedy | Oct 1994 | A |
5371399 | Burroughes et al. | Dec 1994 | A |
5391510 | Hsu et al. | Feb 1995 | A |
5459346 | Asakawa et al. | Oct 1995 | A |
5471948 | Burroughes et al. | Dec 1995 | A |
5557122 | Shrivastava et al. | Sep 1996 | A |
5561302 | Candelaria | Oct 1996 | A |
5565697 | Asakawa et al. | Oct 1996 | A |
5571741 | Leedy | Nov 1996 | A |
5592007 | Leedy | Jan 1997 | A |
5592018 | Leedy | Jan 1997 | A |
5668024 | Tsai et al. | Sep 1997 | A |
5670798 | Schetzina | Sep 1997 | A |
5679965 | Schetzina | Oct 1997 | A |
5683934 | Candelaria | Nov 1997 | A |
5840593 | Leedy | Nov 1998 | A |
5861651 | Brasen et al. | Jan 1999 | A |
5880040 | Sun et al. | Mar 1999 | A |
5940736 | Brady et al. | Aug 1999 | A |
5946559 | Leedy | Aug 1999 | A |
5989978 | Peidous | Nov 1999 | A |
6008126 | Leedy | Dec 1999 | A |
6025280 | Brady et al. | Feb 2000 | A |
6046464 | Schetzina | Apr 2000 | A |
6066545 | Doshi et al. | May 2000 | A |
6090684 | Ishitsuka et al. | Jul 2000 | A |
6107143 | Park et al. | Aug 2000 | A |
6117722 | Wuu et al. | Sep 2000 | A |
6133071 | Nagai | Oct 2000 | A |
6165383 | Chou | Dec 2000 | A |
6221735 | Manley et al. | Apr 2001 | B1 |
6228694 | Doyle et al. | May 2001 | B1 |
6246095 | Brady et al. | Jun 2001 | B1 |
6255169 | Li et al. | Jul 2001 | B1 |
6261964 | Wu et al. | Jul 2001 | B1 |
6274444 | Wang | Aug 2001 | B1 |
6281532 | Doyle et al. | Aug 2001 | B1 |
6284626 | Kim | Sep 2001 | B1 |
6361885 | Chou | Mar 2002 | B1 |
6362082 | Doyle et al. | Mar 2002 | B1 |
6368931 | Kuhn et al. | Apr 2002 | B1 |
6403975 | Brunner et al. | Jun 2002 | B1 |
6406973 | Lee | Jun 2002 | B1 |
6476462 | Shimizu et al. | Nov 2002 | B2 |
6493497 | Ramdani et al. | Dec 2002 | B1 |
6498358 | Lach et al. | Dec 2002 | B1 |
6501121 | Yu et al. | Dec 2002 | B1 |
6506652 | Jan et al. | Jan 2003 | B2 |
6509618 | Jan et al. | Jan 2003 | B2 |
6521964 | Jan et al. | Feb 2003 | B1 |
6531369 | Ozkan et al. | Mar 2003 | B1 |
6531740 | Bosco et al. | Mar 2003 | B2 |
6806584 | Fung et al. | Oct 2004 | B2 |
20020074598 | Doyle et al. | Jun 2002 | A1 |
20020086472 | Roberds et al. | Jul 2002 | A1 |
20020090791 | Doyle et al. | Jul 2002 | A1 |
20030040158 | Saitoh | Feb 2003 | A1 |