Embodiments of this invention relate generally to integrated circuits and, more particularly, to a silicon-on-insulator (SOI) body-contact pass gate structure for testing SOI field effect transistors (FETs).
In silicon-on-insulator (SOI) devices such as metal oxide semiconductor field effect transistors (MOSFETs), the body of the device is disposed on an insulator rather than in a bulk wafer, and hence is “floating” as compared to conventional bulk devices. As a result, body leakage mechanisms are responsible for the steady state (resting) voltage of the body, and, unlike in bulk devices, the body voltage will change in response to the voltages applied to the source, drain and gate.
For accurate measurement of SOI currents with various body-charge states, it is useful to have a body-contacted (e.g., H-body or T-body) field effect transistors (FETs), characterized with fixed, known, body voltages, and with the body electrically floating. To enable body contacts, gates are formed in a ‘T’ shape or an ‘H’ shape, and are known as ‘H-body’ or ‘T-body’ FETs, respectively. When measuring the H-body or T-body FET in floating body mode, the capacitance of the associated cables, relays, probes, and other measurement apparatus can result in a relatively long time for the floating body to reach steady-state condition. This can be especially true for situations where the body currents are relatively small, for example, for measurements at low drain or low gate bias. This can lead to long test times, e.g., as long as 30 seconds per point, which can be economically prohibitive. An alternative approach is to provide separate floating body devices, with no wafer connection, and devices with body contacts wired to probes. This method has the draw back of introducing spurious mismatches between the two FETs, which in turn leads to inaccuracy of the inferred connection in body voltages.
A circuit for testing a floating body field-effect transistor (FET), and a related method, are provided. Embodiments of this invention include a circuit including a contacted-body FET structure that can be operated in a floating body mode or a body-contacted mode, and a passgate FET. A body of the contacted-body FET structure is connected to the drain of the passgate FET. Voltage can be applied to the passgate FET to either allow or restrict current flow through the passgate FET, to operate the contacted- body FET structure in body contacted mode or floating body mode. Data can be taken in each mode and compared to extract a floating body voltage.
A first aspect of the invention provides a circuit for testing a floating body field-effect transistor (FET), the circuit comprising: a contacted-body FET structure having a source, a drain, a gate and a body, wherein the contacted-body FET structure can be operated in a floating body mode or a body-contacted mode; and a passgate FET having a source, a drain and a gate, wherein the body of the contacted-body FET structure is connected to the drain of the passgate FET.
A second aspect of the invention provides a test structure for testing a floating body field-effect transistor (FET), comprising: a semiconductor substrate having a silicon layer; a contacted-body field-effect transistor (FET) structure formed in the silicon layer, the contacted-body FET structure having a source, a drain, a gate and a body, wherein the contacted-body FET structure can be operated in a floating body mode or a body-contacted mode; and a passgate FET formed in the silicon layer, the passgate FET having a source, a drain and a gate, wherein the body of the contacted-body FET structure is electrically connected to the drain of the passgate FET.
A third aspect of the invention provides a method of testing a floating body field-effect transistor (FET), the method comprising: providing a structure including: a contacted-body FET structure having a source, a drain, a gate and a body, wherein the contacted-body FET structure can be operated in a floating body mode or a body-contacted mode; a passgate FET having a source, a drain and a gate, wherein the body of the contacted-body FET structure is connected to the drain of the passgate FET; and at least one of: (i) applying a first voltage to the gate of the passgate FET to allow current flow from the body to the source of the passgate FET such that the contacted-body FET structure is operated in body contacted mode, and (ii) applying a second voltage to the gate of the passgate FET to prevent current flow from the body to the source of the passgate FET such that the contacted-body FET structure is operated in floating body mode.
These and other features of this invention will be more readily understood from the following detailed description of the various aspects of the invention taken in conjunction with the accompanying drawings that depict various embodiments of the invention, in which:
It is noted that the drawings of the invention are not to scale. The drawings are intended to depict only typical aspects of the invention, and therefore should not be considered as limiting the scope of the invention. In the drawings, like numbering represents like elements between the drawings.
Embodiments of this invention include introducing a contacted body device, employing, for example, either H-body or T-body structures, with pass-gate access from the body to a probe pad. The pass-gate transistor can be a thick gate-oxide FET with low leakage, to provide maximum isolation in the floating body mode, i.e., when the pass-gate is electrically configured in a non-conducting state, or ‘off.’
Turning to
As shown in
A top view of a physical design to realize circuit 100 according to an embodiment of this invention is shown in
As known in the art, contacted-body FET structure 102 and passgate FET 110 both include a plurality of contacts 136, for contacting the various portions of FETs 102, 110. As understood in the art, each probe pad discussed herein can be connected to a contact in the respective region it is connected to. For example, probe pad 114 can be connected to a contact 136 in gate region 142, and probe pad 112 can be connected to a contact 136 in source region 138.
In this configuration, shown in
As shown in
Testing of contacted-body FET structure 102 can comprise compiling data from the circuit while passgate FET 110 is operated in either a floating body mode or a body contacted mode. Generally, voltage is applied to gate region 142 of passgate FET 110 as necessary to either turn “on” or “off” passgate FET 110, such that contacted-body FET structure 102 is in either contacted body mode or floating body mode, respectively.
To operate contacted-body FET structure 102 in body contacted mode, a first voltage (i.e., above a threshold voltage for passgate FET 110) is applied to passgate FET 110 (e.g., via probe pad 114) so that passgate FET 110 is “on” which allows current flow through gate region 142 (e.g., from probe pad 114 to probe pad 112) such that FET structure 102 is in body-contacted mode. When passgate FET 110 is “on” and current is flowing through passgate FET 110, a plurality of known body voltages, higher than the threshold voltage, can be applied to gate region 142.
To operate contacted-body FET structure 102 in floating body mode, a second voltage (i.e., negative or zero) is applied to passgate FET 110 (e.g., via probe pad 114) so that passgate FET 110 is “off” which prevents current flow through gate region 142 (e.g., from probe pad 114 to probe pad 112) such that FET structure 102 is “floating.” As such, voltage can be applied to passgate FET 110 as desired to either allow or restrict current flow between passgate FET 110 and contacted-body FET structure 102.
In one embodiment, data is compiled while contacted-body FET structure 102 is in each mode, i.e., contacted-body mode and floating body mode. Then, data received while passgate FET 110 is “off” and in floating body mode can then be compared with data received while passgate FET 110 is “on” and in body contacted mode, in order to extract a floating body voltage of floating body FET 102. In particular, the source and drain currents of contacted-body FET structure 102 are measured over a range of gate-to-source voltages (Vgs) and drain-to-source voltages (Vds) with FET 102 in floating body mode. Similarly, the source and drain currents are measured over a similar range of gate-to-source voltages (Vgs) and drain-to-source voltages (Vds) with FET 102 in contacted-body mode. However, in contacted-body mode, these measurements are repeated over a range of applied body-to-source voltages (Vbs). For a given set of Vgs and Vds common to both modes, one of skill in the art can algorithmically identify which Vbs yields the same source and drain currents in contacted body mode as measured in floating body mode, and thus extract the floating body voltage. Because circuit 100, according to embodiments of this invention, uses the same, identical FET 102 in both modes, as opposed to prior art systems that use a separate floating-body FET and a separate contacted-body FET, the incidental mismatches between separate FETs inherent in the prior art systems are eliminated.
In contrast to prior systems, which would connect a probe pad directly to a first FET operated in a first mode, and a probe pad directly to a second FET operated in a second mode, in circuit 100, passgate FET 110 is included between the device under test (FET 102) and the voltage being applied (e.g., through probe pad 114) during the test. In this way, the same FET 102 can be used to compile data in both floating body mode and contacted body mode.
As also shown in
Turning to
The embodiment shown in
As discussed above, as shown in
It is understood that while probe pads are discussed herein as a means of electrically contacting a structure, such as passgate FET 110 or FET 102, one of ordinary skill in the art would understand that any known means of electrically contacting a structure could be used in accordance with the embodiments discussed herein. For example, a circuit can be further integrated on a test die which can either multiplex connecting pads leading off the die to passgate FET 110 and FET 102, or can be digitally accessed to apply voltages on the die to passgate FET 110 and FET 102, and to convert terminal currents to a digital stream of data, and transmit such data off the die for analysis.
The foregoing description of various aspects of the invention has been presented for purposes of illustration and description. It is not intended to be exhaustive or to limit the invention to the precise form disclosed, and obviously, many modifications and variations are possible. Such modifications and variations that may be apparent to a person skilled in the art are intended to be included within the scope of the invention as defined by the accompanying claims.
Number | Date | Country | |
---|---|---|---|
Parent | 12938440 | Nov 2010 | US |
Child | 14458459 | US |