The present invention related to power semiconductor devices and more particularly to MOSgated trench type power semiconductor devices.
Power semiconductor devices are used prevalently in power management applications, for example, power converters and power supplies. In many applications, efficiency of the power converter is strongly related to the efficiency of the power semiconductor device used therein. To obtain a higher efficiency, the current carrying capability of the semiconductor device must be improved which reduces its on resistance. To increase the current carrying capability of, for example, a trench type MOSgate device the pitch (the cell to cell distance) can be reduced. However, to reduce the pitch, the gate charge must also be reduced to reduce Qgd.
It is desirable to improve the current carrying capability of a power semiconductor device without having adverse effects on Qgd.
A power semiconductor device according to the present invention includes a semiconductor body having a drift region of one conductivity, and a base region of another conductivity, a gate trench extending at least through the base region, gate insulation liner lining at least the sidewalls of the gate trench, a gate electrode adjacent each gate insulation, an insulation block interposed between the gate electrodes and adjacent each gate electrode, a conductive regions of the one conductivity adjacent the gate trench, and a first power electrode electrically connected to the conductive regions.
According to one aspect of the present invention, gate electrode mass is reduced (reducing gate charge), and the overlap between the gate electrode and the drain is also reduced, thus reducing Qgd. As a result, prior art solutions requiring, for example, a thick oxide at the bottom of the trench may be eliminated.
A device according to the present invention may further include a connector connecting the gate electrodes.
To reduce the resistance of the gates, each gate electrode can include a silicided portion that makes electrical contact with a gate runner, and/or the gate electrodes are made proud of the semiconductor body.
Other features and advantages of the present invention will become apparent from the following description of the invention which refers to the accompanying drawings.
Referring to
A power MOSFET according to the preferred embodiment includes drift region 24 of one conductivity (e.g., N-type), base region 22 of another conductivity (e.g., P-type), source regions 26 of the one conductivity, source electrode 28 which is ohmically connected to source regions 26, and shorted to base region 22 through high conductivity contact regions 30 of the same conductivity as base region 22, but insulated from gate electrode 16 by an insulation cap 32. It should be noted that drift layer 24 is formed preferably over a silicon substrate 34 of the one conductivity. Drain electrode 36 is ohmically connected to substrate 34, whereby current travels vertically from source electrode 28 to drain electrode 36 when a channel is formed in base region 22 adjacent trench 10 between source region 26 and drift region 24 upon application of at least the threshold voltage to gate electrode 16.
Returning to
Next, the sidewalls and the bottom of trench 10 are oxidized using any known method to form gate insulation/oxide 14 thereon to a thickness of preferably 500 A, as illustrated by
Next, an oxide filler 44 is deposited to fill at least trench 10 (
Next, polysilicon 46 is deposited over oxide block 18 to connect polysilicon liners 42 as illustrated by
Next, hard mask 38 is removed (
Referring next to
To fabricate a device according to the second embodiment, trench 10 is formed to have tapered sidewalls instead of vertical sidewalls. To obtain the proud gates, polysilicon 44 (
Referring to
Next, polysilicon gate liners 16′ are found adjacent the sidewalls of trench 10 by polysilicon deposition and etching. The polysilicon gate lines 16′ may be made proud by extending beyond trench 10, and optionally (or alternatively) silicide 20 to reduce Rg. Thereafter, as illustrated by
After the oxide deposition, hard mask 38, and underlying polysilicon 51 are removed to expose the silicon below, and source regions 26, regions 30, base region 22 are formed through conventional implementation and diffusion steps followed by conventional steps to form electrodes 28 and 36 to obtain a device according to the third embodiment.
Although the present invention has been described in relation to particular embodiments thereof, many other variations and modifications and other uses will become apparent to those skilled in the art. It is preferred, therefore, that the present invention be limited not by the specific disclosure herein, but only by the appended claims.
This application is based on and claims the benefit of U.S. Provisional Application Ser. No. 60/702,919, filed on Jul. 27, 2005, entitled SPLIT ELECTRODE GATE TRENCH MOSFET STRUCTURE AND PROCESS AND SF6 ETCH PROCESS, to which a claim of priority is hereby made and the disclosure of which is incorporated by reference.
Number | Name | Date | Kind |
---|---|---|---|
6387803 | Talwar et al. | May 2002 | B2 |
6573569 | Hao et al. | Jun 2003 | B2 |
7061047 | Ono et al. | Jun 2006 | B2 |
20060049453 | Schmitz et al. | Mar 2006 | A1 |
Number | Date | Country | |
---|---|---|---|
20070023829 A1 | Feb 2007 | US |
Number | Date | Country | |
---|---|---|---|
60702919 | Jul 2005 | US |