Pfiester, "LDD MOSFET's Using Disposable Sidewall Spacer Technology", IEEE Electron Device Letters, vol. 9, No. 4, Apr. 1988, pp. 189-192. |
IBM Technical Disclosure Bulletin, vol. 32, No. 5A, Oct. 1989, "Method for Making Lightly Doped Drain Shallow Junctions", pp. 110-111. |
IBM Technical Disclosure Bulletin, vol. 28, No. 1, Jun. 1985, "New Scheme to Form Shallow N+ and P+ Junctions for MOS Devices", pp. 366-367. |
2244 Research Disclosure (1989) Jul., No. 303, New York, U.S., "Method for Making Devices having Reduced Field Gradients at Junction Edges", p. 496. |
1988 Symposium on VLSI Technology, Oh et al., Simultaneous Formation of Shallow-Deep Stepped Source/Drain for Sub-Micron CMOS, May 10-13, 1988, pp. 73-74. |
IEEE, Nov. 1989, Lu et al., Submicrometer Salicide CMOS Devices with Self-Aligned Shallow-Deep Junctions, pp. 487-489. |
IEEE, Feb. 1985, Matsumoto et al., An Optimized and Reliable LDD Structure for 1-.mu.m NMOSFET Based on Substrate Current Analysis, pp. 429-433. |
IEEE, Feb. 1986, Huang et al., A Novel Submicron LDD Transistor with Inverse-T Gate Structure IEDM 86, pp. 742-745. |
IEEE, Oct. 1984, Oh and Kim, A New MOSFET Structure with Self-Aligned Polysilicon Source and Drain Electrodes, pp. 400-402. |
IEEE, Jul. 1989, Yamada et al., Spread Source/Drain (SSD) MOSFET Using Selective Silicon Growth for 64Mbit Drams pp. 2.4.1-2.4.4. |