Claims
- 1. An integrated circuit microcomputer comprising:
- a central processing unit;
- a memory unit; and
- communication means coupled to the central processing unit and to the memory unit for providing communication therebetween;
- wherein the memory unit further comprises:
- an array comprising a plurality of memory cells, each said memory cell having a power supply input;
- a plurality of word lines intersecting said array;
- a plurality of complementary bit line pairs intersecting said array, each of said memory cells being couple-able to one of said complementary bit line pairs under control of one of said word lines;
- a complementary data line pair;
- a plurality of Y-select lines, said complementary data line pair being coupleable to at least one of said complementary bit line pairs under control of one of said plurality of Y-select lines;
- control means;
- input means couple-able to said complementary data line pair for simultaneously controlling a state of both said complementary data lines during a normal write mode and for controlling the state of only one of said complementary data lines during a soft defect detection mode, said input means being under control of said control means to determine the mode of said input means;
- sense amplifier means for simultaneously sensing the states of said complementary data lines during a normal read mode and for sensing the state of only one of said complementary data lines during a soft defect detection mode, said sense amplifier means being under control of said control means to determine the mode of said sense amplifier means;
- first means for coupling a first power supply voltage to said power supply input of each of said memory cells during said normal read mode and said normal write mode; and
- second means for coupling a second power supply voltage less than said first power supply voltage to said power supply input of each of said memory cells during said soft defect detection mode.
- 2. An integrated circuit microcomputer according to claim 1 wherein said first and second means further comprise:
- a power supply terminal coupled to said power supply input of each of said memory cells; and
- voltage drop means coupled between said power supply terminal and said power supply input of each of said memory cells for selectably, under control of said control means, causing a voltage drop between said power supply terminal and said power supply input of each of said memory cells.
- 3. An integrated circuit microcomputer according to claim 1 wherein said first and second means further comprise:
- a main power supply terminal;
- a standby power supply terminal;
- power supply switch means for selecting one of one of said main power supply terminal and said standby power supply terminal and for coupling said selected terminal to said power supply input of each of said memory cells, said power supply switch means being operative in said normal read and normal write modes to select said main power supply terminal unless a voltage supplied thereto falls below a voltage supplied to said standby power supply terminal and being operative in said soft defect detection mode to select said standby power supply terminal.
- 4. An integrated circuit microcomputer according to claim 1 wherein said control means further comprises:
- a test mode control register comprising at least one control bit alterable by said central processing unit.
Parent Case Info
This is a division of application Ser. No. 283,032, filed Dec. 5, 1988, now U.S. Pat. No. 5,034,923.
US Referenced Citations (5)
Divisions (1)
|
Number |
Date |
Country |
Parent |
283032 |
Dec 1988 |
|