Claims
- 1. A method for forming an integrated circuit, comprising:forming at least one circuit element in a front side of a p-type semiconductor wafer having a front side and a back side, the p-type semiconductor wafer having an n-type doped layer at the back side thereof, the circuit element comprising at least one conductive trace and a material disposed adjacent to the conductive trace, the material having a dielectric constant less than that of silicon dioxide; forming a first power plane on the back side of the substrate, such that the n-type doped layer is in contact with the first power plane; forming a second power plane adjacent to the first power plane and separated therefrom by a material having a dielectric constant greater than that of silicon dioxide; and forming at least one substrate-via, the at least one substrate-via electrically coupling the first power plane to the circuit element.
- 2. The method of claim 1 wherein forming at least one substrate-via comprises:forming an opening in the back side of the p-type semiconductor wafer; forming an insulating liner in the opening; clearing a substantially vertical path through the opening; and substantially filling the lined opening with a conductive material.
- 3. The method of claim 2 further comprising:forming at least one substrate-via that electrically couples the first power plane to an interconnect line on the front side of the p-type semiconductor wafer.
- 4. The method of claim 2 further comprising:forming at least one substrate-via that electrically couples the second power plane to an interconnect line on the front side of the p-type semiconductor wafer.
- 5. The method of claim 2 further comprising:forming at least one substrate-via that electrically couples the second power plane to a well, the well being disposed within the p-type semiconductor wafer.
- 6. The method of claim 2 further comprising:forming a first external connection point adjacent to the front side of the p-type semiconductor wafer, the first external connection point being electrically coupled to the first power plane.
- 7. The method of claim 2 further comprising:forming a second external connection point adjacent to the front side of the p-type semiconductor wafer, the second external connection point being electrically coupled to the second power plane.
Parent Case Info
This is a Divisional Application of Ser. No. 09/159,318 filed Sep. 23, 1998, now Pat. No. 6,355,950 which is presently pending.
US Referenced Citations (10)