Embodiments of the present invention relate to the fields of design and manufacture of semiconductors, and more particularly to systems and methods for substrate wafer back side and edge cross section seals.
Epitaxy is a process by which a single crystal, for example Silicon, is grown on or deposited on a single crystal substrate. Exemplary processes include chemical vapor deposition (CVD), wherein gas phase Silicon sources, such as silicon tetrachloride (SiCl4), trichlorosilane (SiHCl3), clichlorosilane (SiH2Cl2) and/or silane (SiH4) in a hydrogen carrier gas, are passed over a silicon substrate at a high temperature, e.g., about 700° C. to 1200° C., resulting in an epitaxial growth process.
Epitaxy is an important process in semiconductor manufacturing, and is often used to grow layers of pre-doped silicon on the polished planar surfaces of silicon wafers, before they are processed into semiconductor devices. Epitaxy is commonly used in the fabrication of power semiconductor devices, such as those used in computer power supplies, pacemakers, vending machine controllers, automobile computers, and the like.
A wafer may have an optional oxide seal 125 on the back side. Oxide seal 125 is intended to reduce auto-doping. However, oxide seal 125 may corrode and be subject to “pin-hole” defects during multiple cleaning processes between multiple epitaxial layer growth processes. When oxide seal 125 is subject to such corrosion, the oxide seal 125 fails to prevent auto doping.
An additional problem with epitaxial processes occurs when epitaxy undesirably grows on the back side of a wafer.
While there are many systems and methods to mitigate both auto doping and inadvertent back side epitaxial growth, including acceptance of the effects, such conventional art approaches are not acceptable in all circumstances. In addition, it is known to utilize multiple epitaxial layers. In such a circumstance, the accumulation of auto doping and/or back side nodules due to multiple epitaxial growth processes may overwhelm or otherwise find unsatisfactory conventional mitigation techniques.
Accordingly, systems and methods for substrate wafer back side and edge cross section seals are desired. In addition, systems and methods of forming multiple epitaxial layers without the accumulation of deleterious side effects is desired. Further, systems and methods of forming multiple epitaxial layers with vertical trenches and/or vertical doped columns are desired. Still further, systems and methods for substrate wafer back side and edge cross section seals that are compatible and complementary with conventional wafer processing systems are desired. Embodiments in accordance with the present invention provide for these needs.
Systems and methods for substrate wafer back side and edge cross section seals are disclosed. In accordance with a first method embodiment, a silicon wafer of a first conductivity type is accessed. An epitaxial layer of the first conductivity type is grown on a front surface of the silicon wafer. The epitaxial layer is implanted to form a region of an opposite conductivity type. The growing and implanting are repeated to form a vertical column of the opposite conductivity type. The wafer may also be implanted to form a region of the opposite conductivity type vertically aligned with the vertical column.
In accordance with a second method embodiment, a layer of silicon oxide is deposited on all surfaces and edges of the silicon wafer. The silicon oxide is removed from a front surface of the silicon wafer. A layer of poly silicon is deposited on a back surface of the silicon wafer, over the silicon oxide. A layer of epitaxial silicon is grown on the front side of the silicon wafer. Auto doping of the layer of epitaxial silicon may be reduced relative to auto doping occurring during epitaxial silicon growth on a wafer without the layer of silicon oxide.
In accordance with another embodiment of the present invention, a semiconductor device includes a silicon substrate including bulk silicon, and a plurality of stacked epitaxial silicon layers disposed on a front side of the substrate. Each of the plurality of epitaxial silicon layers includes a doped region forming in aggregate a vertical doped column in the semiconductor device.
Reference will now be made in detail to the various embodiments of the invention, examples of which are illustrated in the accompanying drawings. While the invention will be described in conjunction with these embodiments, it will be understood that they are not intended to limit the invention to these embodiments. On the contrary, the invention is intended to cover alternatives, modifications and equivalents, which may be included within the spirit and scope of the invention as defined by the appended claims. Furthermore, in the following detailed description of the present invention, numerous specific details are set forth in order to provide a thorough understanding of the present invention. However, it will be recognized by one of ordinary skill in the art that the present invention may be practiced without these specific details. In other instances, well-known methods, procedures, components, and circuits have not been described in detail as not to unnecessarily obscure aspects of the present invention.
In
In
It is to be appreciated that the process operations illustrated in
In accordance with embodiments of the present invention, the Silicon oxide coating 220 prevents auto doping during epitaxial growth. For example, Silicon oxide coating 220 prevents migration of dopants from wafer 210 into a process gas mixture used to form an epitaxial layer. In addition, in accordance with embodiments of the present invention, the poly Silicon 230 prevents the growth of non-uniform nodules on the back side of wafer 210. For example, the poly Silicon 230 provides uniform nucleation for epitaxial Silicon growth. Thus, while epitaxial material may still grow on the back side of wafer 210, such growth is substantially uniform, e.g., it forms a smooth layer, in contrast to the deleterious non-uniform nodules that may form directly on the back side of an uncoated wafer, as shown in
Epitaxial layer 310 has been grown on the front/top surface of wafer 210. Optionally, epitaxial layer 320 has been grown on the top surface of epitaxial layer 310. It is appreciated that epitaxial layer 320 may have a different thickness and/or doping composition from that of epitaxial layer 310. Due to the sealing effects of Silicon oxide 220, no deleterious auto doping has occurred during the epitaxial growth process(es), and the epitaxial layer(s) 310, 320, beneficially have the desired doping characteristics.
In accordance with embodiments of the present invention, the epitaxial growth on the front/top surface of wafer 210 need not be uniform.
Similarly, a plurality of epitaxial layers may be growth, either uniformly, as illustrated by layers 310 and 320, or non-uniformly, as illustrated by layers 321 and 322. As a beneficial consequence, features such as trench 325 may be constructed by a lack of formation of material, in contrast to processes that form such features via the removal of material. It is appreciated that the dopant concentration of each epitaxial layer may be different, so as to form a desirable doping profile. It is also appreciated that the dopant concentration of each epitaxial layer may substantially be the same, e.g., the same doping concentration to within manufacturing process variations, so as to form a desirable constant doping profile, in some embodiments. It is to be further appreciated that many epitaxial layers may be grown, of varying thickness and/or doping characteristic, such that a feature, e.g., trench 325, may have a desirable depth. Of course, trench 325 may terminate at a substrate, e.g., substrate 220, or within one of a plurality of epitaxial layers, e.g., 310, 321, 322, and the like.
Further, embodiments in accordance with the present invention may be combined with other methods of trench formation, e.g., methods that remove material, to form trenches that terminate within a substrate, e.g., within substrate 220.
For example, if substrate 210 is doped with n-type dopants, epitaxial layers 310, 341, 342 may be n-type epitaxial layers. Regions 345 may be doped with p-type dopants. In this novel manner, a vertical column or well of a dopant type, e.g., p-type, may be created. Since each layer is individually grown and doped, the layer thickness, depth of doping, doping concentration, doping species and the like may differ with each layer growth and doping processes. It is to be appreciated that such a column or well may have characteristics, e.g., depth and/or doping levels and/or doping profiles, that are difficult or impossible to obtain via other doping methods, e.g., conventional well implantation from above a surface.
Embodiments in accordance with the present invention are well suited to the formation of semiconductor devices utilizing multiple epitaxial layers. For example, a trench, as utilized by well known trench semiconductors, e.g., a trench metal oxide semiconductor field effect transistor (MOSFET), may be formed by the growth of multiple, e.g., from two to 20, selectively grown epitaxial layers. Embodiments in accordance with the present invention eliminate, reduce or mitigate many deleterious effects of such multiple epitaxial growth cycles as may occur under the conventional art.
In summary, embodiments of the present invention provide systems and methods for substrate wafer back side and edge cross section seals. In addition, systems and methods of forming multiple epitaxial layers without the accumulation of deleterious side effects are provided. Further, systems and methods of forming multiple epitaxial layers with vertical trenches and/or vertical doped columns are provided. Still further, embodiments in accordance with the present invention provide systems and methods for substrate wafer back side and edge cross section seals that are compatible and complementary with conventional wafer processing systems
Embodiments in accordance with the present invention are thus described. While the present invention has been described in particular embodiments, it should be appreciated that the present invention should not be construed as limited by such embodiments, but rather construed according to the below claims.
This application is a Continuation of U.S. patent application Ser. No. 12/873,147, now U.S. Pat. No. 9,230,810, filed Aug. 31, 2010, entitled “System and Method for Substrate Wafer Back Side and Edge Cross Section Seals” to Lu et al., which is hereby incorporated herein by reference in its entirety, which in turn claimed priority to U.S. Provisional Application 61/239,729, filed Sep. 3, 2009, entitled “System and Method for Substrate Wafer Back Side and Edge Cross Section Seals” to Lu et al., which is hereby incorporated herein by reference in its entirety.
Number | Name | Date | Kind |
---|---|---|---|
4662956 | Roth et al. | May 1987 | A |
4922371 | Gray et al. | May 1990 | A |
5055896 | Williams et al. | Oct 1991 | A |
5072266 | Bulucea et al. | Dec 1991 | A |
5292679 | Anzai | Mar 1994 | A |
5321289 | Baba et al. | Jun 1994 | A |
5416351 | Ito et al. | May 1995 | A |
5430315 | Rumennik | Jul 1995 | A |
5468667 | Diaz et al. | Nov 1995 | A |
5502320 | Yamada | Mar 1996 | A |
5519242 | Avery | May 1996 | A |
5567634 | Hebert et al. | Oct 1996 | A |
5637145 | Miyanomae et al. | Jun 1997 | A |
5637898 | Baliga | Jun 1997 | A |
5637900 | Ker et al. | Jun 1997 | A |
5648283 | Tsang et al. | Jul 1997 | A |
5661322 | Williams et al. | Aug 1997 | A |
5834363 | Masanori | Nov 1998 | A |
5850095 | Chen et al. | Dec 1998 | A |
5998833 | Baliga | Dec 1999 | A |
5998836 | Williams | Dec 1999 | A |
5998837 | Williams | Dec 1999 | A |
6044018 | Sung et al. | Mar 2000 | A |
6046470 | Williams et al. | Apr 2000 | A |
6049108 | Williams et al. | Apr 2000 | A |
6078090 | Williams et al. | Jun 2000 | A |
6140678 | Grabowski et al. | Oct 2000 | A |
6168996 | Numazawa et al. | Jan 2001 | B1 |
6211018 | Nam et al. | Apr 2001 | B1 |
6255683 | Radens et al. | Jul 2001 | B1 |
6268242 | Williams et al. | Jul 2001 | B1 |
6274904 | Tihanyi | Aug 2001 | B1 |
6277695 | Williams et al. | Aug 2001 | B1 |
6300171 | Frisina | Oct 2001 | B1 |
6315826 | Muramatsu | Nov 2001 | B1 |
6347026 | Sung et al. | Feb 2002 | B1 |
6365462 | Baliga | Apr 2002 | B2 |
6365941 | Rhee | Apr 2002 | B1 |
6391721 | Nakagawa | May 2002 | B2 |
6413822 | Williams et al. | Jul 2002 | B2 |
6514839 | Ker et al. | Feb 2003 | B1 |
6518112 | Armacost et al. | Feb 2003 | B2 |
6548860 | Hshieh et al. | Apr 2003 | B1 |
6611021 | Onishi et al. | Aug 2003 | B1 |
6631060 | Su et al. | Oct 2003 | B2 |
6642109 | Lee et al. | Nov 2003 | B2 |
6645802 | Li et al. | Nov 2003 | B1 |
6661054 | Nakamura | Dec 2003 | B1 |
6680833 | Morishita | Jan 2004 | B2 |
6700158 | Cao et al. | Mar 2004 | B1 |
6743703 | Rodov et al. | Jun 2004 | B2 |
6787420 | Miyasaka et al. | Sep 2004 | B2 |
6800917 | Haynie et al. | Oct 2004 | B2 |
6855593 | Andoh et al. | Feb 2005 | B2 |
6861701 | Williams et al. | Mar 2005 | B2 |
6919603 | Brodsky et al. | Jul 2005 | B2 |
6927455 | Narazaki | Aug 2005 | B2 |
7019368 | McCollum et al. | Mar 2006 | B1 |
7038272 | Weber et al. | May 2006 | B2 |
7419878 | Williams et al. | Sep 2008 | B2 |
7482218 | McCollum et al. | Jan 2009 | B1 |
7544545 | Chen et al. | Jun 2009 | B2 |
7759733 | Ono | Jul 2010 | B2 |
20020074585 | Tsang et al. | Jun 2002 | A1 |
20020098655 | Zheng et al. | Jul 2002 | A1 |
20030030092 | Darwish et al. | Feb 2003 | A1 |
20030071310 | Salling et al. | Apr 2003 | A1 |
20030164513 | Ping et al. | Sep 2003 | A1 |
20040075145 | Shibib | Apr 2004 | A1 |
20040108568 | Qu | Jun 2004 | A1 |
20040124472 | Lin | Jul 2004 | A1 |
20050036251 | Mallikarjunaswamy et al. | Feb 2005 | A1 |
20050106849 | Gwo | May 2005 | A1 |
20060029817 | Hall | Feb 2006 | A1 |
20060268479 | Bischof | Nov 2006 | A1 |
20070045709 | Yang | Mar 2007 | A1 |
20070290267 | Yoshikawa et al. | Dec 2007 | A1 |
20080116461 | Wu et al. | May 2008 | A1 |
Number | Date | Country |
---|---|---|
0620588 | Oct 1994 | EP |
1186023 | Mar 2002 | EP |
1351313 | Oct 2003 | EP |
1403914 | Mar 2004 | EP |
52-027356 | Mar 1977 | JP |
S62-279677 | Mar 1987 | JP |
02-170415 | Jul 1990 | JP |
H06-21388 | Jan 1994 | JP |
H06-350090 | Dec 1994 | JP |
H09-129877 | May 1997 | JP |
2000091344 | Mar 2000 | JP |
2000252297 | Sep 2000 | JP |
20020016080 | Jan 2002 | JP |
20020110978 | Apr 2002 | JP |
2002203963 | Jul 2002 | JP |
2002246596 | Aug 2002 | JP |
2004134793 | Apr 2004 | JP |
2009129877 | Jun 2009 | JP |
2011204146 | Oct 2011 | JP |
8605922 | Oct 1986 | WO |
0065646 | Nov 2000 | WO |
0199177 | Dec 2001 | WO |
Entry |
---|
Minato T. et al., “Which is Cooler, Trench or Multi-Epitaxy? Cutting Edge Approach for the Silicon Limit by the Super Tench Power Mos-fet (STM)”, 12th International Symposium on Power Semiconductor Devices and IC S. ISPSD 2000, Proceedings, Toulouse, France May 22-25, 2000, New York, N: ieee, us , May 22, 2000. |
Number | Date | Country | |
---|---|---|---|
20160225622 A1 | Aug 2016 | US |
Number | Date | Country | |
---|---|---|---|
61239729 | Sep 2009 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 12873147 | Aug 2010 | US |
Child | 14988639 | US |