Claims
- 1. A testing system, comprising:
a die on a semiconductor wafer; a write register connected to the die, the write register to write original data onto the die; a comparator connected to the die and the write register, the comparator to receive read data from the die, the comparator to receive the original data from the write register, the comparator to generate a result in response to the original data and the read data.
- 2. The testing system according to claim 1, further comprising a selector block interconnected between the die and the write register, the selector block to write original data onto the die in response to a select signal
- 3. The testing system according to claim 2, further comprising multiple write registers connected to the selector block, where the selector block writes original data from each write register onto the die in response to the select signal.
- 4. The testing system according to claim 1, further comprising multiple dies connected to the write register, where the write register writes original data onto each die.
- 5. The testing system according to claim 4, where the multiple dies comprise at least one die cluster.
- 6. The testing system according to claim 1, further comprising a write tristateable buffer interconnected between the write register and the die, the write tristateable buffer to connect electrically the write register to the die in response to a first control signal, the write tristateable buffer to isolate the die from the write register in response to a second control signal.
- 7. The testing system according to claim 1, further comprising:
a first read tristateable buffer interconnected between the die and the comparator, the first read tristateable buffer to connect electrically the die to the comparator in response to a first control signal; and a second read tristateable buffer interconnected between the comparator and the write register, the second read tristateable buffer to connect electrically the computer to the write register in response to the first control signal, where the first and second read tristateable buffers isolate the comparator from the die and the write register in response to a second control signal.
- 8. The testing system according to claim 1, where the write register and the comparator are implemented on a kerf area of semiconductor wafer.
- 9. The testing system according to claim 1, where the comparator comprises a compressor.
- 10. The testing system according to claim 1, further comprising:
a shift register connected to the comparator; and an error detection circuit connected to the shift register, where the shift register and the error detection circuit receive the result from the comparator.
- 11. The testing system according to claim 10, where the error detection circuit generates an error flag in response to the result.
- 12. The testing system according to claim 10, where the shift register generates serial data in response to the result.
- 13. The testing system according to claim 10, where the error detection circuit comprises an AND gate.
- 14. A testing system comprising:
at least one die on a semiconductor wafer; a selector block connected to the at least one die and at least one write register, the selector block to write original data from the at least one write register onto the at least one die in response to a select signal, at least one comparator connected to the at least one die and to the at least one write register, the at least one comparator to receive read data from the at least one die, the at least one comparator to receive original data from the at least one write register, the at least one comparator to generate at least one result in response to the original data and the read data; a shift register connected to the at least one comparator, the shift register to receive the at least one result from the comparator, the shift register to generate serial data in response to the at least one result; and an error detection circuit connected to the shift register, the error detection circuit to receive the at least one result from the shift register, the error detection circuit to generate an error flag in response to the at least one result.
- 15. The testing system according to claim 14, where the at least one die comprises at least one die cluster.
- 16. The testing system according to claim 14, further comprising a bus connected to the selector block and to each die in a die cluster.
- 17. The testing system according to claim 14, further comprising:
at least one write tristateable buffer interconnected between the at least one write register and the at least one die; at least one first read tristateable buffer interconnected between the at least one die and the at least one comparator; and at least one second read tristateable buffer interconnected between the at least one write register and the at least one comparator.
- 18. The testing system according to claim 14, where at least one of the selector block, at least one write register, at least one comparator, shift register, and error detection circuit is implemented in the kerf area of the semiconductor wafer.
- 19. The testing system according to claim 14, where the comparator comprises a compressor.
- 20. The testing system according to claim 14, where the error detection circuit comprises an AND gate.
- 21. A method for testing dies on a semiconductor wafer;
writing an original data word onto at least one die; reading a read data word from the at least one die; and generating at least one result in response to both the read data word and the original data word.
- 22. The method according to claim 21, further comprising:
writing the original data word into a write register; and writing the original data word from the write register onto the die.
- 23. The method according to claim 21, further comprising:
writing the original data word onto a portion of the die; and reading the read data word from the a portion of the die.
- 24. The method according to claim 21, further comprising:
entering the at least one result into a shift register; and transposing the at least one result from the shift register to an error detection circuit.
- 25. The method according to claim 24, where the error detection circuit comprises an AND gate.
- 26. The method according to claim 21, further comprising generating at least one of an error flag and serial data in response to the at least one result.
RELATED APPLICATIONS
[0001] The following copending and commonly assigned U.S. patent applications have been filed on the same day as this application. All of these applications relate to and further describe other aspects of this application and are incorporated by reference in their entirety.
[0002] U.S. patent application Ser. No. ______ , entitled “SEMICONDUCTOR WAFER TESTING SYSTEM,” Attorney Reference Number 10808/75 (2001 P 18015US), filed on ______ , and now U.S. Pat. No. ______ .
[0003] U.S. patent application Ser. No. ______ , entitled “DIE ISOLATION SYSTEM FOR SEMICONDUCTOR WAFER TESTING,” Attorney Reference Number 10808/78 (2001 P 09977US), filed on ______ , and now U.S. Pat. No. ______ .