Claims
- 1. An integrated circuit comprising:
a location configured to receive a test signal and provide the test signal to an input of a logic function; comparator circuitry coupled to both an output of the logic function and an expected signal; nonvolatile memory element configured to store a state of the comparator circuitry; and latching circuitry connected to an output of the comparator circuitry and to the nonvolatile memory element, the latching circuitry further configured to set the state within the nonvolatile memory element.
- 2. The integrated circuit of claim 1, wherein said at least one nonvolatile memory element comprises a fuse.
- 3. The integrated circuit of claim 1, wherein said at least one nonvolatile memory element comprises an antifuse.
- 4. The integrated circuit of claim 1, wherein said at least one nonvolatile memory element comprises a FLASH memory cell.
- 5. The integrated circuit of claim 1, wherein said integrated circuit is a memory device.
- 6. The integrated circuit of claim 5, wherein said memory device is selected from a group consisting of a DRAM, a SRAM, a VRAM and a FLASH memory.
- 7. The integrated circuit of claim 1, wherein said integrated circuit is a microprocessor.
- 8. The integrated circuit of claim 1, wherein said integrated circuit is a microcontroller.
- 9. The integrated circuit of claim 1, wherein said integrated circuit is a memory controller.
- 10. The integrated circuit of claim 1, wherein said integrated circuit is an application specific integrated circuit (ASIC).
- 11. A memory device comprising:
at least one memory location, said at least one memory location configured to receive a test signal and provide the test signal to an input of a logic function; comparator circuitry coupled to both an output of the logic function and an expected signal; nonvolatile memory element configured to store a state of the comparator circuitry; and latching circuitry connected to an output of the comparator circuitry and to the nonvolatile memory element, the latching circuitry further configured to set the state within the nonvolatile memory element.
- 12. The memory device of claim 11, wherein said at least one nonvolatile memory element is a fuse.
- 13. The memory device of claim 11, wherein said at least one nonvolatile memory element is an antifuse.
- 14. The memory device of claim 11, wherein said at least one nonvolatile memory element is a FLASH memory cell.
- 15. An electronic system comprising:
at least one processor; at least one input device; at least one output device; at least one storage device; a test circuit incorporated into at least one device of said at least one processor, said at least one input device said at least one output device, and said at least one storage device, said test circuit comprising:
a location configured to receive a test signal and provide the test signal to an input of a logic function; comparator circuitry coupled to both an output of the logic function and an expected signal; nonvolatile memory element configured to store a state of the comparator circuitry; and latching circuitry connected to an output of the comparator circuitry and to the nonvolatile memory element, the latching circuitry further configured to set the state within the nonvolatile memory element.
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application is a continuation of application Ser. No. 09/651,858, filed Aug. 30, 2000, pending.
Continuations (1)
|
Number |
Date |
Country |
Parent |
09651858 |
Aug 2000 |
US |
Child |
10794696 |
Mar 2004 |
US |