Claims
- 1. A semiconductor memory formed on a semiconductor substrate comprising;a first memory cell; a second memory cell; a first word line coupled to said first and second memory cells and formed in a first conductive layer; a first pair of bit lines; a second pair of bit lines; a first sense amplifier which provides said first pair of bit lines with a pair of complementary signals on the basis of information of said first memory cell and includes a first pair of MOSFETs, a second sense amplifier which provides said second pair of bit lines with a pair of complementary signals on the basis of information of said second memory cell and includes a second pair of MOSFETS, a third and fourth MOSFETs connected in series between said first pair of bit lines; a fifth MOSFET connected between said first pair of bit lines; a sixth and a seventh MOSFETs connected in series between said second pair of bit lines; and a eight MOSFET connected between said second pair of bit lines, wherein said first pair of bit lines crosses each other with a second conductive layer, wherein said second pair of bit lines crosses each other with said second conductive layer, wherein said first pair of MOSFETs and said second pair of MOSFETs are formed in a H-shaped active region, wherein said third, fourth and fifth MOSFETS are formed in a first T-shaped active region, wherein said sixth, seventh and eight MOSFEts are formed in a second T-shaped active region, and wherein said first conductive layer is formed between a surface of said semiconductor substrate and said second conductive layer.
- 2. A semiconductor memory according to claim 1, wherein said first memory cell has a ninth MOSFET and a first capacitor,wherein said second memory cell has a ninth MOSFET and a second capacitor, wherein plates of said first and second capacitors are formed over said first and second pairs of bit lines.
- 3. A semiconductor memory according to claim 2, wherein said third, fourth, fifth, sixth, seventh and eighth MOSFETs have a common gate electrode.
- 4. A semiconductor memory according to claim 3, further comprising:a voltage supply line formed third conductive layer, wherein said conductive layer is formed between said third conductive layer and said first conductive layer.
CROSS REFERENCE
This is a Continuation of Ser. No. 10/315,307, filed Dec. 10, 2002, now abandoned, which is a Continuation of Ser. No. 10/120,872, filed Apr. 11, 2002, now issued U.S. Pat. No. 6,512,257; which is a Continuation of Ser. No. 09/909,191, filed Jul. 19, 2001, now issued U.S. Pat. No. 6,396,088; which is a Continuation of Ser. No. 09/496,079, filed Feb. 1, 2000, now issued U.S. Pat. No. 6,288,925; which is a Continuation of Ser. No. 09/330,579, filed Jun. 11, 1999, now issued U.S. Pat. No. 6,069,813; which is a Continuation of Ser. No. 08/991,727, filed Dec. 16, 1997, now issued U.S. Pat. No. 5,953,242; which is a Divisional of Ser. No. 08/728,447, filed Oct. 10, 1996, now issued U.S. Pat. No. 6,115,279; which claims benefit of priority Provisional Ser. No. 60/005,502, filed Nov. 9, 1995.
US Referenced Citations (12)
Foreign Referenced Citations (2)
Number |
Date |
Country |
0239913 |
Jul 1987 |
EP |
0281868 |
Sep 1998 |
EP |
Non-Patent Literature Citations (3)
Entry |
Noda et al., A Boosted Dual Word-Line Decoding Scheme for 256 Mb DRAMs, pp. 112-113. |
Yamada et al., A 64-Mb DRAM with Meshed Power Line, Nov. 1991, pp. 1506-1510. |
Sugibayashi et al., A 30-ns 256 Mb DRAM with a Multidivided Array Structure, Nov. 1993, pp. 1092-1098. |
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/005502 |
Nov 1995 |
US |
Continuations (6)
|
Number |
Date |
Country |
Parent |
10/315307 |
Dec 2002 |
US |
Child |
10/728682 |
|
US |
Parent |
10/120872 |
Apr 2002 |
US |
Child |
10/315307 |
|
US |
Parent |
09/909191 |
Jul 2001 |
US |
Child |
10/120872 |
|
US |
Parent |
09/496079 |
Feb 2000 |
US |
Child |
09/909191 |
|
US |
Parent |
09/330579 |
Jun 1999 |
US |
Child |
09/496079 |
|
US |
Parent |
08/099727 |
Dec 1997 |
US |
Child |
09/330579 |
|
US |