Claims
- 1. A semiconductor memory comprising:a first memory cell; a second memory cell; a first pair of bit lines; a second pair of bit lines; a first sense amplifier which provides said first pair of bit lines with a pair of complementary signals on the basis of information of said first memory cell and includes a first MOSFETs; a second sense amplifier which provides said second pair of bit lines with a pair of complementary signals on the basis of information of said second memory cell and includes a second MOSFETs; a third and fourth MOSFETs connected in series between said first pair of bit lines; a fifth MOSFET connected between said first pair of bit lines; a sixth and seventh MOSFETs connected in series between said second pair of bit lines; and a eighth MOSFET connected between said second pair of bit lines; wherein said first pair of bit lines crosses each other with a second conductive layer; wherein said second pair of bit lines crosses each other with said second conductive layer; wherein said first pair of MOSFETs and said second pair of MOSFETs are formed in an H-shaped active region, wherein said third, fourth and fifth MOSFETs are formed in a first T-shaped active region, and wherein said sixth, seventh and eighth MOSFETs are formed in a second T-shaped active region.
- 2. A semiconductor memory according to claim 1, wherein said third, fourth, fifth, sixth, seventh and eighth MOSFETs have a common gate electrode.
CROSS REFERENCE
This is a Continuation of Ser. No. 10/120,872, filed Apr. 11, 2002, now issued U.S. Pat. No. 6,512,257; which is a Continuation of Ser. No. 09/909,191, filed Jul. 19, 2001, now issued U.S. Pat. No. 6,396,088; which is a Continuation of Ser. No. 09/496,079, filed Feb. 1, 2000, now issued U.S. Pat. No. 6,288,925; which is a Continuation of Ser. No. 09/330,579, filed Jun. 11, 1999, now issued U.S. Pat. No. 6,069,813; which is a Continuation of Ser. No. 08/991,727, filed Dec. 16, 1997, now issued U.S. Pat. No. 5,953,242; which is a Divisional of Ser. No. 08/728,447, filed Oct. 10, 1996, now issued U.S. Pat. No. 6,115,279; which claims benefit of priority Provisional Ser. No. 60/005,502, filed Nov. 9, 1995.
US Referenced Citations (9)
Number |
Name |
Date |
Kind |
4975874 |
Childers et al. |
Dec 1990 |
A |
5222038 |
Tsychida et al. |
Jun 1993 |
A |
5341326 |
Takase et al. |
Aug 1994 |
A |
5369612 |
Furuyama |
Nov 1994 |
A |
5375095 |
Yamada et al. |
Dec 1994 |
A |
5388068 |
Ghoshal et al. |
Feb 1995 |
A |
5463577 |
Oowaki et al. |
Oct 1995 |
A |
5559350 |
Ozaki et al. |
Sep 1996 |
A |
5650972 |
Tomishima et al. |
Jul 1997 |
A |
Foreign Referenced Citations (2)
Number |
Date |
Country |
0239913 |
Jul 1987 |
EP |
0281868 |
Sep 1998 |
EP |
Non-Patent Literature Citations (3)
Entry |
Noda et al., A Boosted Dual Word-Line Decoding Scheme for 256 Mb DRAMs, pp. 112-113. 1992 Symp. on VLSI Circuits Dig. of Tech. Papers. |
Yamada et al., A 64-Mb DRAM with Meshed Power Line, Nov. 1991, pp. 1506-1510 IEEE Journal of Solid—State Circuits 11. |
Sugibayashi et al., A 30-ns 256 Mb DRAM with a Multidivided Array Structure, Nov. 1993, pp. 1092-1098. |
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/005502 |
Nov 1995 |
US |
Continuations (5)
|
Number |
Date |
Country |
Parent |
10/120872 |
Apr 2002 |
US |
Child |
10/315307 |
|
US |
Parent |
09/909191 |
Jul 2001 |
US |
Child |
10/120872 |
|
US |
Parent |
09/496079 |
Feb 2000 |
US |
Child |
09/909191 |
|
US |
Parent |
09/330579 |
Jun 1999 |
US |
Child |
09/496079 |
|
US |
Parent |
08/991727 |
Dec 1997 |
US |
Child |
09/330579 |
|
US |