Tessellated patterns in imprint lithography

Abstract
The present invention is directed towards a choice of the shape of the patterned fields for Level 0 (patterned by imprint or photolithography or e-beam, etc.) and Level 1 (patterned by imprint) such that these shapes when tessellated together eliminate the open areas causes by the moats.
Description
BACKGROUND INFORMATION

Nano-fabrication involves the fabrication of very small structures, e.g., having features on the order of nanometers or smaller. One area in which nano-fabrication has had a sizeable impact is in the processing of integrated circuits. As the semiconductor processing industry continues to strive for larger production yields while increasing the circuits per unit area formed on a substrate, nano-fabrication becomes increasingly important. Nano-fabrication provides greater process control while allowing increased reduction of the minimum feature dimension of the structures formed. Other areas of development in which nano-fabrication has been employed include biotechnology, optical technology, mechanical systems and the like.


An exemplary nano-fabrication technique is commonly referred to as imprint lithography. Exemplary imprint lithography processes are described in detail in numerous publications, such as United States patent application publication 2004/0065976 filed as U.S. patent application Ser. No. 10/264,960, entitled, “Method and a Mold to Arrange Features on a Substrate to Replicate Features having Minimal Dimensional Variability”; United States patent application publication 2004/0065252 filed as U.S. patent application Ser. No. 10/264,926, entitled “Method of Forming a Layer on a Substrate to Facilitate Fabrication of Metrology Standards”; and U.S. Pat. No. 6,936,194, entitled “Functional Patterning Material for Imprint Lithography Processes,” all of which are assigned to the assignee of the present invention and all of which are incorporated by reference herein.


An imprint lithography technique disclosed in each of the aforementioned U.S. patent application publications and U.S. patent includes formation of a relief pattern in a polymerizable layer and transferring a pattern corresponding to the relief pattern into an underlying substrate. The substrate may be positioned upon a motion stage to obtain a desired position to facilitate patterning thereof. To that end, a template is employed spaced-apart from the substrate with a formable liquid present between the template and the substrate. The liquid is solidified to form a solidified layer that has a pattern recorded therein that is conforming to a shape of the surface of the template in contact with the liquid. The template is then separated from the solidified layer such that the template and the substrate are spaced-apart. The substrate and the solidified layer are then subjected to processes to transfer, into the substrate, a relief image that corresponds to the pattern in the solidified layer.





BRIEF DESCRIPTION OF DRAWINGS


FIG. 1 is a simplified side view of a lithographic system having a template spaced-apart from a substrate; and



FIG. 2 illustrates a layer 0 field layout;



FIG. 3 illustrates a tessellated arrangement;



FIGS. 4A-4B illustrate a cross-section of field layout 200 of FIG. 2;



FIG. 5 illustrates a corresponding layer 1 field layout; and



FIG. 6 illustrates a cross-section of template of FIG. 5; and FIG. 7 illustrates the template of FIG. 6 in superimposition with a patterned layer on a substrate.





DETAILED DESCRIPTION

Embodiments of the present invention are directed towards a choice of the shape of the patterned fields for Level 0 (patterned by imprint or photolithography or e-beam, etc.) and Level 1 (patterned by imprint) such that these shapes when tessellated together eliminate the open areas caused by the moats.


Referring to FIG. 1, a system 8 to form a relief pattern on a substrate 12 includes a stage 10 upon which substrate 12 is supported and a template 14, having a patterning surface 18 thereon. In a further embodiment, substrate 12 may be coupled to a substrate chuck 11, the substrate chuck 11 being any chuck including, but not limited to, vacuum and electro-static.


Template 14 and/or mold 16 may be formed from such materials including but not limited to, fused-silica, quartz, silicon, organic polymers, siloxane polymers, borosilicate glass, fluorocarbon polymers, metal, and hardened sapphire. As shown, patterning surface 18 comprises features defined by a plurality of spaced-apart recesses 17 and protrusions 19. However, in a further embodiment, patterning surface 18 may be substantially smooth and/or planar. Patterning surface 18 may define an original pattern that forms the basis of a pattern to be formed on substrate 12.


Template 14 may be coupled to an imprint head 20 to facilitate movement of template 14, and therefore, mold 16. In a further embodiment, template 14 may be coupled to a template chuck (not shown), the template chuck (not shown) being any chuck including, but not limited to, vacuum and electrostatic. A fluid dispense system 22 is coupled to be selectively placed in fluid communication with substrate 12 so as to deposit polymerizable monomeric material 24 thereon. It should be understood that polymerizable monomeric material 24 may be deposited using any known technique, e.g., drop dispense, spin-coating, dip coating, chemical vapor deposition (CVD), physical vapor deposition (PVD), and the like.


A source 26 of energy 28 is coupled to direct energy 28 along a path 30. Imprint head 20 and stage 10 are configured to arrange mold 16 and substrate 12, respectively, to be in superimposition and disposed in path 30. Either imprint head 20, stage 10, or both vary a distance between mold 16 and substrate 12 to define a desired volume therebetween that is filled by polymerizable monomeric material 24.


Referring to FIG. 1, typically, polymerizable monomeric material 24 is disposed upon substrate 12 before the desired volume is defined between mold 16 and substrate 12. However, polymerizable monomeric material 24 may fill the volume after the desired volume has been obtained. After the desired volume is filled with polymerizable monomeric material 24, source 26 produces energy 28, e.g., broadband energy that causes polymerizable monomeric material 24 to solidify and/or cross-link conforming to the shape of a surface 25 of substrate 12 and patterning surface 18, defining a patterned layer on substrate 12.


The broadband energy may comprise an actinic component including, but not limited to, ultraviolet wavelengths, thermal energy, electromagnetic energy, visible light and the like. The actinic component employed is known to one skilled in the art and typically depends on the material from which imprinting layer 12 is formed. Control of this process is regulated by an input/output unit 13 and a processor 32 that is in data communication with stage 10, imprint head 20, fluid dispense system 22, source 26, operating on a computer readable program stored in memory 34.


The above-mentioned may be further be employed in imprint lithography processes and system referred to in U.S. Pat. No. 6,932,934 entitled “Formation of Discontinuous Films During an Imprint Lithography Process;” United States patent application publication 2004/0124566, filed as U.S. patent application Ser. No. 10/194,991 entitled “Step and Repeat Imprint Lithography Processes;” and United States patent application publication 2004/0188381, filed as U.S. patent application Ser. No. 10/396,615, entitled “Positive Tone Bi-Layer Imprint Lithography Method”; and United States patent application publication 2004/0211754, filed as U.S. patent application Ser. No. 10/432,642, entitled Method of Forming Stepped Structures Employing Imprint Lithography,” all of which are incorporated by reference herein.


In imprint lithography, to achieve in-liquid alignment, regions (termed here as moats) that do not receive any imprint liquid may be established underneath the template alignment marks. This is because the imprint materials tend to be index matched with the template material and therefore do not image well if the liquid coats the under side of the template. If moats are used, then it could leave undesirable open areas in the printed wafer which could lead to etch and CMP loading problems at the edge of the field.


The present invention addresses the choice of the shape of the patterned fields for Level 0 (patterned by imprint or photolithography or e-beam, etc.) and Level 1 (patterned by imprint) such that these shapes when tessellated together eliminate the open areas causes by the moats.



FIGS. 2-6 define the shape of fields for level 0 and level 1 to avoid open areas while using moated regions with templates during in-liquid align. These kinds of shapes eliminate open areas at the interfaces of fields except perhaps for the open areas between fields shown in FIG. 5 that can be <10 um or even <1 um and are present to avoid making direct contact between a template and a previously cured imprint (previous field). If the gap is smaller than a micron, this should not cause significant etch or CMP loading. Further, use of S-FIL/R planarization, as described in U.S. patent application Ser. No. 10/396,615, entitled “Positive Tone Bi-Layer Imprint Lithography Method” should adequately cover these sorts of small open areas.



FIG. 2 shows a layer 0 field layout 200 and FIG. 3 shows a tessellated arrangement of such layouts. A wafer of such a tessellated pattern may be obtained using photolithography, imprint lithography, etc. The alignment marks 202 on level 1 may be checkered board marks as required for robust alignment schemes using inclined iMAT alignment system as described in U.S. patent application Ser. No. 11/000,331 entitled “Interferometric Analysis for the Manufacture of Nano-Scale Devices” and U.S. patent application Ser. No. 11/000,321 entitled “Interferometric Analysis Method for the Manufacture of Nano-Scale Devices,” both of which are incorporated herein by reference. The number of alignment marks 202 can range from one to >16. Six of them allows measurement of linear correctable erros X, Y, Theta, Magx, Magy and Orthogonality errors. The test pattern region 203 is used to put test structures by customers that go through all the processing. These structures are eventually lost when the wafers 201 are diced to make chips. However, before dicing, they can measure process and device data from the test areas and use them to improve processes.



FIG. 4A illustrates a cross-section along line X-X of FIG. 2 of the wafer showing the checkerboard pattern 202 and an exemplary pattern in the active area 201, along with an adhesion layer 403 (conformal in this example) that is used for Level 1 imprinting. FIG. 4B illustrates the same cross-section as FIG. 4A, but with the addition of a planarizing adhesion layer 408 for imprint material of Level 1.


Referring to FIG. 5, shown is a layer 1 field layout 500 that corresponds to layout 200. The open boxes 503 (marked moated align regions) may contain gratings (see FIG. 6) as presented in the U.S. patent application Ser. No. 11/000,331 entitled “Interferometric Analysis for the Manufacture of Nano-Scale Devices” and U.S. patent application Ser. No. 11/000,321 entitled “Interferometric Analysis Method for the Manufacture of Nano-Scale Devices”. These moated marks may also be recessed above the plane of the active patterns 602, and these marks will overlap the checkered board marks 202 shown in the level 0 layout 200, but the moated align marks 503 do not print. The layer 1 pattern layout 500 also includes the same number of regions as the moated align regions with the same total area to compensate for the non-printed area generated by the moated align marks. These areas—shown as “dummy gratings” areas 501—have gratings (or other similar repeating patterns) whose duty cycle is selected to provide appropriate loading for etch and CMP such that the total raised and recessed regions is nominally similar to that of the region surrounding the dummy patterns 501. Also, the pitch of the gratings is chosen so that they do not substantially interfere with the signal caused by the moated alignment marks 503 and the checkered board marks 202. As the level 1 wafer is printed, there will be some areas where the dummy gratings 505 that have already been printed (i.e., imprinted gratings 505 as shown in FIG. 7) will lie between the checkered board pattern of level 0 and the moated alignment mark patterns 503 described below. Therefore, the pitch of the dummy gratings is chosen to minimize the loss of signal quality in these locations.



FIG. 6 illustrates a cross-section of template 601 corresponding to the layout 500 along cross-section Y-Y. FIG. 7 illustrates template 601 in superimposition with patterned layer 502 (primary level 1 pattern) formed over the level 0 pattern (see FIG. 4B). The template 601 includes a primary Level 1 pattern in an active area 602. An optional moat 604 region may be included for separating the active area 602 from the raised (i.e., recessed relative to the active area 602 surface) alignment marks 503. Also, raised alignment marks, while preferred, may not be needed. Since the monomer materials shrink by 5%-10% in the vertical direction due to UV cross-linking, this may provide a clearance, in some situations, that is sufficient without raising the alignment marks.


As shown in FIG. 6, template 601 may comprise a moat portion 604 positioned in an active area 602 that contains alignment marks. An example of a moat portion is also described in United States patent application publication 2006/0032437, filed as U.S. patent application Ser. No. 10/917,761, entitled “Moat System for an Imprint Lithography Template,” which is incorporated by reference herein. The moat 604 may adversely affect longevity of the above-mentioned process. The moat 604 may trap polymerizable monomeric material 24 (see FIG. 1) and thus, potentially resulting in a site for contamination of template 14 with deteriorating imprint quality with successive imprints. The contamination may be minimized, if not prevented, by positioning alignment marks 503 off the mesa and recessed from the plane of the active area 602.


The embodiments of the present invention described above are exemplary. Many changes and modifications may be made to the disclosure recited above, while remaining within the scope of the invention. Therefore, the scope of the invention should not be limited by the above description, but instead should be determined with reference to the appended claims along with their full scope of equivalent.

Claims
  • 1. An imprint lithography method for forming patterned fields without open areas between the fields, the method comprising: providing a substrate having a plurality of patterned fields formed thereon, each field having a first field layout, the first field layout having a first active area and a first boundary area having a plurality of first alignment marks, the first field layout further configured such that each field tessellates with each adjacent field;providing an imprint lithography template configured for imprinting a second field layout, the second field layout having a second active area and a second boundary area having a plurality of second alignment marks and a plurality of dummy grating areas, the second field layout further configured such that adjacent fields imprinted by the imprint lithography template tessellate with each other; andimprinting second field layouts over first field layouts using the imprint lithography template, wherein such imprinting further comprises imprinting dummy gratings over first alignment marks of first field layouts and wherein such imprinted dummy gratings do not interfere with the alignment of second alignment marks of the template with first alignment marks of the first pattern when imprinting adjacent second field layouts.
  • 2. The method of claim 1 wherein the patterned fields are formed from a method selected from the group of: imprint lithography, photolithography, and e-beam lithography.
  • 3. The method of claim 1 wherein the second active area of the template includes a plurality of features.
  • 4. The method of claim 1 wherein the first alignment marks of the first field layout are checkerboard in design.
  • 5. The method of claim 1 wherein the first boundary includes a test pattern region.
  • 6. The method of claim 1 wherein the dummy grating areas have gratings having a pitch that does not substantially interfere with a signal caused by the alignment marks.
  • 7. The method of claim 1 wherein the dummy grating areas each have gratings having a duty cycle nominally similar to that of features in a region surrounding the dummy grating area.
Parent Case Info

This application for patent claims priority to U.S. Provisional Patent Application Ser. Nos. 60/788,807 and 60/862,480, which are hereby incorporated by reference herein.

STATEMENT REGARDING FEDERALLY SPONSORED RESEARCH OR DEVELOPMENT

The United States government has a paid-up license in this invention and the right in limited circumstance to require the patent owner to license others on reasonable terms as provided by the terms of 70NANB4H3012 awarded by National Institute of Standards (NIST) ATP Award.

US Referenced Citations (247)
Number Name Date Kind
4022855 Hamblen May 1977 A
4070116 Frosch et al. Jan 1978 A
4208240 Latos Jun 1980 A
4364971 Sack et al. Dec 1982 A
4440804 Milgram Apr 1984 A
4512848 Deckman et al. Apr 1985 A
4521445 Nablo et al. Jun 1985 A
4576900 Chiang Mar 1986 A
4637904 Rounds Jan 1987 A
4676868 Riley et al. Jun 1987 A
4707218 Giammarco et al. Nov 1987 A
4731155 Napoli et al. Mar 1988 A
4737425 Lin et al. Apr 1988 A
4848911 Uchida et al. Jul 1989 A
4857477 Kanamori Aug 1989 A
4862019 Ashmore, Jr. Aug 1989 A
4866307 Ashmore, Jr. Sep 1989 A
4908298 Hefferon et al. Mar 1990 A
4919748 Bredbenner et al. Apr 1990 A
4921778 Thackeray et al. May 1990 A
4957663 Zwiers et al. Sep 1990 A
4959252 Bonnebat et al. Sep 1990 A
4964945 Calhoun Oct 1990 A
4980316 Huebner Dec 1990 A
5003062 Yen Mar 1991 A
5028361 Fujimoto Jul 1991 A
5028366 Harakal et al. Jul 1991 A
5053318 Gulla et al. Oct 1991 A
5073230 Maracas et al. Dec 1991 A
5110514 Soane May 1992 A
5124089 Ohkoshi et al. Jun 1992 A
5126006 Cronin et al. Jun 1992 A
5148037 Suda et al. Sep 1992 A
5151754 Ishibashi et al. Sep 1992 A
5212147 Sheats May 1993 A
5232874 Rhodes et al. Aug 1993 A
5240550 Boehnke et al. Aug 1993 A
5240878 Fitzsimmons et al. Aug 1993 A
5244818 Jokerst et al. Sep 1993 A
5246880 Reele et al. Sep 1993 A
5250472 Chen et al. Oct 1993 A
5259926 Kuwabara et al. Nov 1993 A
5288436 Liu et al. Feb 1994 A
5324683 Fitch et al. Jun 1994 A
5328810 Lowrey et al. Jul 1994 A
5330881 Sidman et al. Jul 1994 A
5362606 Hartney et al. Nov 1994 A
5362940 MacDonald et al. Nov 1994 A
5366851 Novembre Nov 1994 A
5371822 Horwitz et al. Dec 1994 A
5374327 Imahashi et al. Dec 1994 A
5376810 Hoenk et al. Dec 1994 A
5407763 Pai Apr 1995 A
5422295 Choi et al. Jun 1995 A
5424549 Feldman Jun 1995 A
5425848 Haisma et al. Jun 1995 A
5431777 Austin et al. Jul 1995 A
5434107 Paranjpe Jul 1995 A
5453157 Jeng Sep 1995 A
5458520 DeMercuio et al. Oct 1995 A
5468542 Crouch Nov 1995 A
5480047 Tanigawa et al. Jan 1996 A
5512131 Kumar et al. Apr 1996 A
5545367 Bae et al. Aug 1996 A
5601641 Stephens Feb 1997 A
5628917 MacDonald et al. May 1997 A
5643364 Zhao et al. Jul 1997 A
5654238 Cronin et al. Aug 1997 A
5669303 Maracas et al. Sep 1997 A
5736424 Prybyla et al. Apr 1998 A
5753014 Van Rijn May 1998 A
5772905 Chou Jun 1998 A
5776748 Singhvi et al. Jul 1998 A
5779799 Davis Jul 1998 A
5804474 Sakaki et al. Sep 1998 A
5808742 Everett et al. Sep 1998 A
5812629 Clauser Sep 1998 A
5817579 Ko et al. Oct 1998 A
5820769 Chou Oct 1998 A
5849209 Kindt-Larsen et al. Dec 1998 A
5849222 Jen et al. Dec 1998 A
5858580 Wang et al. Jan 1999 A
5888650 Calhoun et al. Mar 1999 A
5895263 Carter et al. Apr 1999 A
5900160 Whitesides et al. May 1999 A
5907782 Wu May 1999 A
5926690 Toprac et al. Jul 1999 A
5948470 Harrison et al. Sep 1999 A
5948570 Kornblit et al. Sep 1999 A
5956216 Chou Sep 1999 A
5974150 Kaish et al. Oct 1999 A
5983906 Zhao et al. Nov 1999 A
6046056 Parce et al. Apr 2000 A
6048799 Prybyla Apr 2000 A
6067144 Murouchi May 2000 A
6074827 Nelson et al. Jun 2000 A
6128070 Peng Oct 2000 A
6150231 Muller et al. Nov 2000 A
6150680 Eastman et al. Nov 2000 A
6153492 Wege et al. Nov 2000 A
6180239 Whitesides et al. Jan 2001 B1
6207570 Mucha Mar 2001 B1
6218316 Marsh Apr 2001 B1
6242363 Zhang Jun 2001 B1
6274294 Hines Aug 2001 B1
6274393 Hartswick Aug 2001 B1
6284653 Tseng Sep 2001 B1
6309580 Chou Oct 2001 B1
6326627 Putvinski et al. Dec 2001 B1
6329256 Ibok Dec 2001 B1
6334960 Willson et al. Jan 2002 B1
6348999 Summersgill et al. Feb 2002 B1
6355198 Kim et al. Mar 2002 B1
6376379 Quek et al. Apr 2002 B1
6383928 Eissa May 2002 B1
6387783 Furukawa et al. May 2002 B1
6388253 Su May 2002 B1
6391217 Schaffer et al. May 2002 B2
6391798 DeFelice et al. May 2002 B1
6423207 Heidari et al. Jul 2002 B1
6482742 Chou Nov 2002 B1
6495907 Jain et al. Dec 2002 B1
6498640 Ziger Dec 2002 B1
6503829 Kim et al. Jan 2003 B2
6514672 Young et al. Feb 2003 B2
6517977 Resnick et al. Feb 2003 B2
6517995 Jacobson et al. Feb 2003 B1
6518189 Chou Feb 2003 B1
6521536 Robinson Feb 2003 B1
6534418 Plat et al. Mar 2003 B1
6541360 Plat et al. Apr 2003 B1
6565928 Sakamoto et al. May 2003 B2
6580172 Mancini et al. Jun 2003 B2
6586268 Kopola et al. Jul 2003 B1
6593240 Page Jul 2003 B1
6606149 Ogasawara et al. Aug 2003 B1
6621960 Wang et al. Sep 2003 B2
6627544 Izumi et al. Sep 2003 B2
6629292 Corson et al. Sep 2003 B1
6632742 Yang et al. Oct 2003 B2
6635581 Wong Oct 2003 B2
6646662 Nebashi et al. Nov 2003 B1
6665014 Assadi et al. Dec 2003 B1
6677252 Marsh Jan 2004 B2
6678038 Binnard Jan 2004 B2
6696220 Bailey et al. Feb 2004 B2
6713238 Chou et al. Mar 2004 B1
6713843 Fu Mar 2004 B2
6716754 Hofmann et al. Apr 2004 B2
6741338 McArthur et al. May 2004 B2
6776094 Whitesides et al. Aug 2004 B1
6805054 Meissl et al. Oct 2004 B1
6809356 Chou Oct 2004 B2
6828244 Chou Dec 2004 B2
6833325 Huang et al. Dec 2004 B2
6849558 Schaper Feb 2005 B2
6873087 Choi et al. Mar 2005 B1
6900881 Sreenivasan et al. May 2005 B2
6908861 Sreenivasan et al. Jun 2005 B2
6916584 Sreenivasan et al. Jul 2005 B2
6916585 Sreenivasan et al. Jul 2005 B2
6932934 Choi et al. Aug 2005 B2
6936194 Watts Aug 2005 B2
6946360 Chou Sep 2005 B2
6951173 Meissl et al. Oct 2005 B1
6954275 Choi et al. Oct 2005 B2
6955767 Chen Oct 2005 B2
6964793 Willson et al. Nov 2005 B2
6980282 Choi et al. Dec 2005 B2
7070405 Sreenivasan et al. Jul 2006 B2
7071088 Watts et al. Jul 2006 B2
7077992 Sreenivasan et al. Jul 2006 B2
7117583 Dinan et al. Oct 2006 B2
7128875 Cubicciotti Oct 2006 B2
7136150 Sreenivasan et al. Nov 2006 B2
7140861 Watts et al. Nov 2006 B2
7214624 Fujita et al. May 2007 B2
7244386 Sreenivasan et al. Jul 2007 B2
7279113 Watts et al. Oct 2007 B2
7292326 Nimmakayala et al. Nov 2007 B2
7360851 Snyder Apr 2008 B1
7762186 Meijer et al. Jul 2010 B2
7780893 Sreenivasan et al. Aug 2010 B2
20010023829 Olsson et al. Sep 2001 A1
20020038916 Chiu et al. Apr 2002 A1
20020042027 Chou et al. Apr 2002 A1
20020074562 Suzuki et al. Jun 2002 A1
20020110992 Ho Aug 2002 A1
20020111036 Zhu et al. Aug 2002 A1
20020132482 Chou Sep 2002 A1
20020150398 Choi et al. Oct 2002 A1
20020167117 Chou Nov 2002 A1
20020168578 Wang et al. Nov 2002 A1
20020170880 Chen Nov 2002 A1
20030025895 Binnard Feb 2003 A1
20030034329 Chou Feb 2003 A1
20030062334 Lee et al. Apr 2003 A1
20030080471 Chou May 2003 A1
20030080472 Chou May 2003 A1
20030081193 White et al. May 2003 A1
20030092261 Kondo et al. May 2003 A1
20030129542 Shih et al. Jul 2003 A1
20030137494 Tulbert Jul 2003 A1
20030174435 Dinan et al. Sep 2003 A1
20030179354 Araki et al. Sep 2003 A1
20030186140 Fries Oct 2003 A1
20030197312 Hougham et al. Oct 2003 A1
20030211671 Blanchard Nov 2003 A1
20030224116 Chen et al. Dec 2003 A1
20040036201 Chou et al. Feb 2004 A1
20040046288 Chou Mar 2004 A1
20040110856 Young et al. Jun 2004 A1
20040112861 Choi et al. Jun 2004 A1
20040118809 Chou et al. Jun 2004 A1
20040124566 Sreenivasan et al. Jul 2004 A1
20040131718 Chou et al. Jul 2004 A1
20040137734 Chou et al. Jul 2004 A1
20040146792 Nimmakayala et al. Jul 2004 A1
20040156108 Chou et al. Aug 2004 A1
20040168586 Bailey et al. Sep 2004 A1
20040192041 Jeong et al. Sep 2004 A1
20040197843 Chou et al. Oct 2004 A1
20040201890 Crosby Oct 2004 A1
20040212047 Joshi et al. Oct 2004 A1
20040248383 Weng et al. Dec 2004 A1
20040248384 Kuo et al. Dec 2004 A1
20040250945 Zheng et al. Dec 2004 A1
20050037143 Chou et al. Feb 2005 A1
20050056963 McCutcheon Mar 2005 A1
20050084804 Truskett et al. Apr 2005 A1
20050110120 Wang et al. May 2005 A1
20050158900 Lee et al. Jul 2005 A1
20060019424 Weng et al. Jan 2006 A1
20060022195 Wang Feb 2006 A1
20060032437 McMackin et al. Feb 2006 A1
20060050284 Bertin-Mourot et al. Mar 2006 A1
20060062867 Choi et al. Mar 2006 A1
20060067650 Chui Mar 2006 A1
20060076717 Sreenivasan et al. Apr 2006 A1
20060077374 Sreenivasan et al. Apr 2006 A1
20060113697 Sreenivasan Jun 2006 A1
20060266916 Miller et al. Nov 2006 A1
20070026324 Yoshida et al. Feb 2007 A1
20070026542 Sreenivasan et al. Feb 2007 A1
20070054097 Suehira et al. Mar 2007 A1
20070126156 Mahadevan et al. Jun 2007 A1
20070176320 Nakamura et al. Aug 2007 A1
Foreign Referenced Citations (21)
Number Date Country
3-32888 Feb 1981 JP
1-196749 Aug 1989 JP
02-24848 Jan 1990 JP
02-92603 Apr 1990 JP
02192045 Jul 1990 JP
2005-533393 Apr 2005 JP
2007-103924 Apr 2007 JP
2007-230229 Sep 2007 JP
WO 8702935 May 1987 WO
WO 9810121 Mar 1998 WO
WO 9905724 Feb 1999 WO
WO 9945753 Sep 1999 WO
WO 0021689 Apr 2000 WO
WO 0147003 Jun 2001 WO
WO 0163361 Aug 2001 WO
WO 0169317 Sep 2001 WO
WO 0179589 Oct 2001 WO
WO 0179933 Oct 2001 WO
WO 0222916 Mar 2002 WO
WO 0224977 Mar 2002 WO
2007117519 Oct 2007 WO
Non-Patent Literature Citations (44)
Entry
Johnson et al., Advances in Step and Flash Imprint Lithography, SPIE Microlithography Conference Feb. 23, 2003.
Chou et al., Lithographically Induced Self-assembly of Periodic Polymer Micropillar Arrays, J. Vac. Sci. Technol. B 17 (6), pp. 3197-3202 Nov. 1, 1999.
Colburn et al., Step and Flash Imprint Lithography: A New Approach to High-Resolution Patterning, Proc. of SPIE, vol. 3676 Mar. 1, 1999.
Wu, Large Area High Density Quantized Magnetic Disks Fabricated Using Nanoimprint Lithography, J. Vac. Sci. Technol. B 16(6), pp. 3825-3829 Nov. 1, 1998.
Gokan et al., Dry Etch Resistance of Organic Materials, J. Electrochem. Soc.: Solid-State Science and Technology, pp. 143-146 Jan. 1, 1983.
Chou, Nanoimprint Lithography and Lithographically Induced Self-Assembly, MRS Bulletin, pp. 512-517 Jul. 1, 2001.
Braeuer et al., Precise Polymer Micro-Optical Systems, MRS Bulletin, pp. 519-522 Jul. 1, 2001.
Choi et al., Design of Orientation Stages for Step and Flash Imprint Lithography, Precision Engineering, pp. 192-199 Jan. 1, 2001.
Ruchhoeft et al., Patterning Curved Surfaces: Template Generation by Ion Beam Proximity Lithography and Relief Transfer by Step and Flash Imprint Lithography, Journal of Vacuum Science and Technology, pp. 1-17 Jan. 1, 2000.
Xia et al., Soft Lithography, Angew. Chem. Int. Ed., pp. 550-575 Jan. 1, 1998.
Chou et al., Imprint Lithography with Sub-10 nm Feature Size and High Throughput, Microelectronic Engineering 35, pp. 237-240 Jan. 1, 1997.
Haisma et al., Mold-assisted Nanolithography: A Process for Reliable Pattern Replication, J. Vac. Sci. Technol. B, pp. 4124-4128 Nov. 1, 1996.
Xia et al., Soft Lithography, Annu Rev. Mater Sci. 1998 28: 153-184 Jan. 1, 1998.
Chou et al., Imprint of Sub-25 nm Vias and Trenches in Polymers, Appl. Phys. Lett. 67 (21) Nov. 20, 1995.
Otto et al., Characterization and Application of a UV-based Imprint Technique, Microelectronic Engineering 57-58, pp. 361-366 Jan. 1, 2001.
Nguyen, Asymmetric Fluid-Structure Dynamics in Nanoscale Imprint Lithography, The University of Texas at Austin, pp. 1-111 Aug. 1, 2001.
Colburn et al., Step and Flash Imprint Lithography for sub-100 nm Patterning, Proceedings of SPIE vol. 3997, pp. 453-457 Jan. 1, 2000.
Chou et al., Imprint Lithography with 25-Nanometer Resolution, Science vol. 272, pp. 85-87 Apr. 5, 1996.
Heidari, Nanoimprint Lithography at the 6 in. Wafer Scale, J. Vac. Sci. Technol. B 18(6), pp. 3557-3560 Nov. 1, 2000.
Abstract of Japanese Patent 02-92603, Aug. 12, 2004.
Translation of Japanese Patent 02-92603, Apr. 3, 1990.
Translation of Japanese Patent 02-24848, Jan. 26, 1990.
Abstract of Japanese Patent 02-24848, Jan. 26, 1990.
Otto et al., Reproducibility and Homogeneity in Step and Repeat UV-Nanoimprint Lithography, Microelectronic Engineering 73-74, pp. 152-156 Jan. 1, 2004.
Kawata et al., Imprint/Photo Hybrid Litography Using Conventional Contact Aligner, Japanese Journal of Applied Physics, vol. 43, No. 6B, pp. 4027-4030 Jun. 29, 2004.
Kim et al., Reducing Photocurable Polymer Pattern Shrinkage and Roughness during Dry Etching in Photo-Nanoimprint Litography, Japanese Journal of Applied Physics, vol. 43, No. 6B, pp. 4022-4026 Jun. 29, 2004.
Chou et al., Ultrafast and Direct Imprint of Nanostructures in Silicon, Nature, col. 417, (Jun. 2002), pp. 835-837 Jun. 1, 2002.
Chou et al., Nanoimprint Lithography, Journal of Vacuum Science Technolgoy B 14(16), pp. 4129-4133 Nov. 1, 1996.
Colburn et al., Development and Advantages of Step-and-Flash Lithography, Solid State Technology Jul. 1, 2001.
Colburn et al., Characterization and Modeling of Volumetric and Mechanical Properties for Step and Flash Imprint Lithography Photopolymers, Journal of Vacuum Science Technology. vol. b. 19(6) Nov. 1, 2001.
Wilson et al., Lithography and Etch Issues, Handbook of Multilevel Metallization for Integrated Circuits, pp. 566-567 Jan. 1, 1993.
Bailey et al., Step and Flash Imprint Lithography: Defect Analysis, Journal of Vacuum Science, B 19(6), pp. 2806-2810 Nov. 1, 2001.
Bailey et al., Step and Flash Imprint Lithography: Template Surface Treatment and Defect Analysis, Journal of Vacuum Science, B 18(6), pp. 3572-3577 Nov. 1, 2000.
Schneider et al., Stripes of Partially Fluorinated Alkyl Chains: Dipolar Langmuir Monolayers, J. Chem. Phys. vol. 122, Issue 9 Mar. 1, 2005.
McMackin et al., Design and Performance of a Step and Repeat Imprinting Machine, SPIE Microltihgraphy Conference Feb. 1, 2003.
Le et al., Development of an Etch-Definable Lift-Off Process for Use with Step and Flash Imprint Lithography, SPIE Microlithography Conference Feb. 1, 2005.
Cardinale et al., Fabrication of a Surface Acoustic Wave-Based Correlator Using Step-and-Flash Imprint Lithography, J. Vac. Sci. Technol. B 22(6) Nov. 1, 2004.
U.S. Appl. No. 11/242,628, naming Inventors Meissl et al., entitled An Assembly and Method for Transferring Imprint Lithography Templates, filed Oct. 3, 2005.
U.S. Appl. No. 11/314,957, naming Inventors Sreenivasan et al., entitled Step and Repeat Imprint Lithography Systems, filed Dec. 21, 2005.
Abstract of Japanese Patent 3-32888, Feb. 13, 1991.
Colburn et al., Dissertation for the Degree of Doctor of Philosophy, Step and Flash Imprint Lithography: A Low-Pressure, Room-Temperature Nanoimprint Lithography Aug. 1, 2001.
Abstract of Japanese patent 02-192045, Jul. 27, 1990.
Choi et al. Layer-to-Layer Alignment for Step and Flash Imprint Lithography; SPIE's 26th Intl. Symp. Microlithography: Emerging Lithographic Technologies; Mar. 1, 2002; Santa Clara, CA.
Bailey Imprint Template Advances and Surface Modification, and Defect Analysis for Step and Flash Imprint Lithography; Aug. 1, 2003.
Related Publications (1)
Number Date Country
20070247608 A1 Oct 2007 US
Provisional Applications (2)
Number Date Country
60788807 Apr 2006 US
60862480 Oct 2006 US