Claims
- 1. A method of forming a semiconductor die, comprising:
forming at least one electrically isolated conductive test structure positioned adjacent to at least one electrically non-isolated conductive test structures, wherein a first portion of the at least one electrically isolated test structure is located within a scanning area and a second portion of the at least one electrically isolated test structure is located outside the scanning area; and determining whether there is a short between the second portion of the at least one electrically isolated test structure and the at least one electrically non-isolated test structure by performing voltage contrast inspection on the first portion of the at least one electrically isolated test structure.
- 2. A method as recited in claim 1, wherein the electrically isolated test structure is formed from a same conductive layer as the electrically non-isolated test structure.
- 3. A method as recited in claim 1, wherein the electrically isolated test structure is formed from a different conductive layer as the electrically non-isolated test structure.
- 4. A method as recited in claim 1, wherein a width of the first portion of the at least one electrically non-isolated test structure is substantially equal to or less than a width of the second portion.
- 5. A method as recited in claim 1, wherein the at least one electrically non-isolated conductive test structure is coupled with a substrate of the semiconductor die.
- 6. A method as recited in claim 1, wherein the second portion of the electrically isolated conductive test structure is substantially larger than the first portion of electrically isolated conductive test structure.
- 7. A method as recited in claim 1, wherein a first portion of the at least one non-electrically isolated test structure is located within the scanning area and a second portion of the at least one non-electrically isolated test structure is located outside the scanning area and wherein the second portion of the non-electrically isolated conductive test structure is substantially larger than the first portion of non-electrically isolated conductive test structure.
- 8. A method for forming a semiconductor die, the method comprising:
forming at least one electrically non-isolated conductive test structure, wherein a first portion of the at least one electrically non-isolated test structure is located within a scanning area and a second portion of the at least one electrically non-isolated test structure is located outside the scanning area; determining whether there is an open type defect within the at least one electrically non-isolated test structure by performing voltage contrast inspection on the first portion of the at least one electrically isolated test structure, wherein a width of the first portion of the at least one electrically non-isolated test structure is substantially equal to or less than a width of the second portion..
- 9. A method as recited in claim 8, wherein the electrically isolated test structure is formed from a same conductive layer as the electrically non-isolated test structure.
- 10. A method as recited in claim 8, wherein the electrically isolated test structure is formed from a different conductive layer as the electrically non-isolated test structure.
- 11. A method as recited in claim 8, wherein the at least one electrically non-isolated conductive test structure is coupled with a substrate of the semiconductor die.
- 12. A method as recited in claim 8, wherein the second portion of the electrically isolated conductive test structure is substantially larger than the first portion of electrically isolated conductive test structure.
- 13. A method as recited in claim 8, wherein a first portion of the at least one non-electrically isolated test structure is located within the scanning area and a second portion of the at least one non-electrically isolated test structure is located outside the scanning area and wherein the second portion of the non-electrically isolated conductive test structure is substantially larger than the first portion of non-electrically isolated conductive test structure.
- 14. A method for forming a semiconductor die, the method comprising:
forming at least one electrically non-isolated conductive test structure, wherein a first portion of the at least one electrically non-isolated test structure is located within a scanning area and a second portion of the at least one electrically non-isolated test structure is located outside the scanning area; determining whether there is an electrical defect within the at least one electrically non-isolated test structure by performing voltage contrast inspection on the first portion of the at least one electrically isolated test structure, wherein a width of the first portion of the at least one electrically non-isolated test structure is substantially equal to or less than a width of the second portion..
- 15. A method as recited in claim 14, wherein the electrically isolated test structure is formed from a same conductive layer as the electrically non-isolated test structure.
- 16. A method as recited in claim 14, wherein the electrically isolated test structure is formed from a different conductive layer as the electrically non-isolated test structure.
- 17. A method as recited in claim 14, wherein the at least one electrically non-isolated conductive test structure is coupled with a substrate of the semiconductor die.
- 18. A method as recited in claim 14, wherein the second portion of the electrically isolated conductive test structure is substantially larger than the first portion of electrically isolated conductive test structure.
- 19. A method as recited in claim 14, wherein a first portion of the at least one non-electrically isolated test structure is located within the scanning area and a second portion of the at least one non-electrically isolated test structure is located outside the scanning area and wherein the second portion of the non-electrically isolated conductive test structure is substantially larger than the first portion of non-electrically isolated conductive test structure.
CROSS REFERENCE TO RELATED PATENT APPLICATION
[0001] This application is a divisional application of prior co-pending U.S. patent application, having application Ser. No. 09/648,380, entitled “TEST STRUCTURES AND METHODS FOR INSPECTION OF SEMICONDUCTOR INTEGRATED CIRCUITS”, by Akella V. S. Satya et al., which claims priority to U.S. Provisional Application No. 60/197,512 filed on Apr. 18, 2000 and U.S. Provisional Application No. 60/170,655 filed on Dec. 14, 1999. These patent applications are incorporated herein by reference in their entirety for all purposes.
Provisional Applications (2)
|
Number |
Date |
Country |
|
60197512 |
Apr 2000 |
US |
|
60170655 |
Dec 1999 |
US |
Divisions (1)
|
Number |
Date |
Country |
Parent |
09648380 |
Aug 2000 |
US |
Child |
10338936 |
Jan 2003 |
US |