Claims
- 1. A fault-tolerant method of providing signals from a common external source to individual, unsingulated dies on a semiconductor wafer, comprising:
- defining a plurality of individual dies on a semiconductor wafer, said dies ultimately being processed into integrated circuit devices;
- providing an electronic selection mechanism, on the wafer, for providing signals to selected individual dies; and
- providing a first conductive path between said electronic selection mechanism and a first of said dies, said first conductive path comprising:
- a first signal carrying line;
- a second signal carrying line;
- a first diode having an anode and a cathode, said first diode anode being connected to said first signal carrying line;
- a second diode having an anode and a cathode, said second diode anode being connected to said second signal line; and
- a first internal conductor connected to the first die, said first internal conductor being additionally connected to said first diode cathode and to said second diode cathode.
- 2. The method of claim 1 further comprising the step of:
- applying a positive logic signal to said first conductive path.
- 3. The method of claim 1 further comprising the step of:
- applying a positive voltage to said first conductive path.
- 4. The method of claim 1 further comprising the step of:
- connecting said first internal conductor to a bonding pad within said first unsingulated die.
- 5. The method of claim 1 further comprising the step of:
- providing a second conductive path between said electronic selection mechanism and the first die, said second conductive path comprising:
- a third signal carrying line;
- a fourth signal carrying line;
- a third diode having an anode and a cathode, said third diode cathode being connected to said third signal carrying line;
- a fourth diode having an anode and a cathode, said fourth diode cathode being connected to said fourth signal line;
- a second internal conductor connected to the first die, said second internal conductor being additionally connected to said third diode anode and to said fourth diode anode.
- 6. The method of claim 5 further comprising the step of:
- applying a negative logic signal to said second conductive path.
- 7. The method of claim 6 further comprising the step of:
- applying a negative voltage to said second conductive path.
Parent Case Info
This application is a continuation application of U.S. patent application Ser. No. 08/385,341 filed Feb. 8, 1995, now U.S. Pat. No. 5,539,325, which is a division of U.S. patent application Ser. No. 07/908,687, filed Jul. 2, 1992, now U.S. Pat. No. 5,442,282.
US Referenced Citations (6)
Divisions (1)
|
Number |
Date |
Country |
Parent |
908687 |
Jul 1992 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
385341 |
Feb 1995 |
|