Claims
- 1. An integrated circuit device comprising:
a plurality of external connectors; and circuitry operable to receive test data at a first clock rate internal to the integrated circuit device, the circuitry is operable to compare the test data against expected values and to provide an output signal to at least one of the external connectors, at a second clock rate that is slower than the first clock rate, indicating a result of the comparison.
- 2. The integrated circuit device of claim 1, wherein the circuitry comprises a capture circuit operable to capture the test data.
- 3. The integrated circuit device of claim 1, wherein the circuitry comprises a test buffer operable to receive a number of bits of the test data and compress the bits of test data to provide compressed test data.
- 4. The integrated circuit device of claim 1, wherein the integrated circuit device comprises a random access memory (RAM), a static RAM, a dynamic RAM, a non-volatile RAM, a read only memory (ROM), a programmable ROM, an erasable programmable ROM, an electrically erasable programmable ROM, or a flash memory.
- 5. The integrated circuit device of claim 1, wherein the circuitry comprises a data buffer connected to at least one of the external connectors, the data buffer operable to provide a data signal on at least one external connector.
- 6. The integrated circuit device of claim 1, wherein the integrated circuit device comprises a memory device, a logic device, a processor, or an application specific integrated circuit, which provides the result to external integrated circuit test equipment.
- 7. The integrated circuit device of claim 1, wherein the circuitry comprises:
a test buffer circuit operable to compress a number of bits of test data; and a serial burst compression circuit operable to delay the compressed test data.
- 8. A method of testing an integrated circuit device, the method comprising:
receiving test data at a first clock rate internal to the integrated circuit device; comparing the received test data to expected test data values; staggering the comparison of the test data to the expected test data values; and providing an output signal to external integrated circuit test equipment at a second clock rate that is slower than the first clock rate, the output signal indicating a result of the comparison.
- 9. The method of claim 8, further comprising receiving the test data from data buffers within the integrated circuit device.
- 10. The method of claim 8, further comprising compressing test data.
- 11. The method of claim 8, further comprising providing a pattern generator that provides the expected test data values to the integrated circuit device.
- 12. An integrated circuit device comprising:
a plurality of external connectors; a data buffer coupled to at least one of the external connectors, the data buffer operable to provide a data signal on the at least one external connector; a test buffer coupled to the data buffer and operable to receive the data signal and provide an testing output signal; and a delay circuit coupled to the test buffer and adapted to receive the testing output signal at a first clock rate internal to the integrated circuit device, wherein the delay circuit compares test data in the testing output signal to expected test data values and provides a result to at least one of the external connectors at a second clock rate that is slower than the first clock rate.
- 13. The integrated circuit device of claim 12, wherein the testing output signal from the test buffer represents the data signal in a compressed form.
- 14. The integrated circuit device of claim 12, wherein the delay circuit receives latch signals to latch the testing output signal received from the test buffer.
- 15. The integrated circuit device of claim 12, wherein the integrated circuit device comprises a random access memory (RAM), a static RAM, a dynamic RAM, a non-volatile RAM, a read only memory (ROM), a programmable ROM, an erasable programmable ROM, an electrically erasable programmable ROM, or a flash memory.
- 16. The integrated circuit device of claim 12, wherein the integrated circuit device comprises a memory device, a logic device, a processor, or an application specific integrated circuit, which provides the result to external integrated circuit test equipment.
- 17. The integrated circuit device of claim 12, wherein the test buffer is coupled to the data buffer through a logic gate, the logic gate providing the data signal to the test buffer upon receipt of a test signal.
- 18. An integrated circuit device system comprising:
a first integrated circuit device to be tested, the first integrated circuit device operable to testing output data at a first clock rate internal to the first integrated circuit device; and a second integrated circuit device connected to the first integrated circuit device, the second integrated circuit device operable to receive the test data from the first integrated circuit device, and to provide a result in response to the test data at a second clock rate that is slower than the first clock rate.
RELATED APPLICATION
[0001] This application is a related to U.S. patent application Ser. No. 09/666,208 filed Sep. 21, 2000, entitled “CHIP TESTING WITHIN A MULTI-CHIP SEMICONDUCTOR PACKAGE,” assigned to the same assignee and incorporated by reference herein.
Continuations (1)
|
Number |
Date |
Country |
Parent |
09967389 |
Sep 2001 |
US |
Child |
10870365 |
Jun 2004 |
US |