1. Field
The various embodiments of the present invention relate to silicon interposer structures and methods of making the same.
2. Description of Related Art
CMOS-based ICs are beginning to reach performance limits beyond 16 nanometers, and thus the industry focus has begun to change to 3D IC stacking for shortest interconnection length using through-silicon-vias (TSVs). These 3D ICs require 20-50 μm pitch interconnections to package them, as opposed to the current 150 (micron) μm pitch for 2D ICs. Silicon interposers with high density wiring layers and through vias at fine pitch are an attractive alternative to direct chip stacking for 3D integration in side-by-side (2.5D) and stacked (3D) configurations. Silicon interposers are being developed widely around the globe, as organic interposers reach their limits in I/Os, thermal dissipation, mechanical stress and warpage due to the large coefficient of thermal expansion (CTE) mismatch between silicon devices and organic interposers. Most of these developments take advantage of existing and depreciated 200 and 300 mm wafer fabs, using back of end of line (BEOL) tools and processes as well as the newly-developed TSV technology for 3D ICs. Such silicon interposers are limited in performance by high electrical loss of silicon and high cost of wafer-based interposers. Such an approach, therefore, may also be too expensive for many consumer and smart phone electronics. This is due primarily for four reasons: 1) Wafer-based approach results in small number of interposers; some of which may be as large as 30-50 (millimeters) mm, thus driving up the cost of each interposer; 2) BEOL tools and processes are expensive for packaging applications; 3) The TSV process uses DRIE techniques and long cycle time copper plating; and 4) TSVs require insulating liner such as SiO2 that adds extra cost.
The various embodiments of the present invention addresses the setbacks of the prior art as they provide a silicon interposer that can achieve equivalent interconnect density with significantly higher electrical performance due to low signal loss, at significantly lower cost with the following advances: (1) a panel-based approach that can be scaled to 10× higher in throughput using polycrystalline silicon, a lower cost Si material; (2) silicon core down to 220 microns in thickness without chemical polishing techniques (i.e., grinding); (3) a low cost TPV process without DRIE techniques, SiO2 liner, and other TSV processes; (4) low elastic modulus polymer liner, for highly reliable TPV at fine pitch; and (5) low cost, double-side process for redistribution layers.
An exemplary embodiment of the present invention provides a three-dimensional silicon interposer, comprising a silicon substrate in panel or wafer form, wherein the silicon substrate is made from a monocrystalline, polycrystalline, metallurgical grade, or upgraded metallurgical grade materials, and further wherein the silicon substrate is of thickness of less than 300 microns without back grinding; a plurality of through vias defined within the silicon substrate; a polymeric liner lining disposed on first and second sides of the silicon substrate and on the plurality of through vias walls of the substrate; a conductive material deposited within the plurality of through vias using a double sided process; and fine-pitch redistribution layers on first and second sides of the silicon substrate formed simultaneously.
An exemplary embodiment of the present invention provides a three-dimensional silicon interposer based package, comprising a silicon substrate in panel or wafer form, wherein the silicon substrate is made from a monocrystalline, polycrystalline, metallurgical grade, or upgraded metallurgical grade materials; at least one thermal via defined within the silicon substrate having no polymeric liner; and at least one electrical via defined within the silicon substrate having a polymeric liner.
Another exemplary embodiment of the present provides a method of fabricating a three-dimensional silicon interposer, comprising defining a plurality of through vias within a panel-based polycrystalline, metallurgical grade, upgraded metallurgical grade, or combinations thereof silicon substrate; lining each of the through vias with a polymeric liner; filling each of the through vias with a conductive metal; and forming fine-pitch re-distribution layers on first and second sides of the silicon substrate utilizing double side processing methods; wherein no carrier is utilized and further wherein no grinding, bonding, or debonding methods are utilized.
Another exemplary embodiment of the present invention provides a method of fabricating a three-dimensional silicon interposer, comprising defining a plurality of through vias within a monocrystalline wafer silicon substrate; lining each of the through vias with a polymeric liner; filling each of the through vias with a conductive metal; and forming fine-pitch re-distribution layers on first and second sides of the silicon substrate utilizing double side processing methods; wherein no carrier is utilized and further wherein no grinding, bonding, or debonding methods are utilized.
Yet another exemplary embodiment of the present invention provides a method of fabricating a three-dimensional silicon interposer, comprising defining a plurality of through vias within a silicon substrate; lining each of the through vias with a polymeric liner via direct electrophoretic deposition methods without the use of a seed layer; filling each of the through vias with a conductive metal; and forming fine-pitch re-distribution layers on first and second sides of the silicon substrate utilizing double side processing methods; wherein no carrier is utilized and further wherein no grinding, bonding, or debonding methods are utilized.
a illustrates an exemplary embodiment of a silicon interposer in accordance with the present invention.
b illustrates a perspective view of a TPV lined with a polymeric layer and defined within a polycrystalline silicon panel.
a and 10b graphically illustrate electrical simulations of insertion loss and far-end crosstalk plots, respectively, for through vias in CMOS grade and polycrystalline based silicon interposers.
a and 11b graphically illustrate electrical simulations of insertion loss and far-end crosstalk plots, respectively, for through vias with different sidewall liner thicknesses.
a and 12b graphically illustrate electrical simulations of insertion loss and far-end crosstalk plots, respectively, for through vias with different diameters.
a and 15b illustrate cross-sectional views of through-vias drilled in polycrystalline silicon by a UV laser.
a and 26b illustrated cross-sectional views of an electrodeposited polymer liner on the silicon panel.
Referring now to the figures, wherein like reference numerals represent like parts throughout the several views, exemplary embodiments of the present invention will be described in detail. Throughout this description, various components can be identified as having specific values or parameters, however, these items are provided as exemplary embodiments. Indeed, the exemplary embodiments do not limit the various aspects and concepts of the present invention as many comparable parameters, sizes, ranges, and/or values can be implemented.
It should also be noted that, as used in the specification and the appended claims, the singular forms “a,” “an,” and “the” include plural references unless the context clearly dictates otherwise. For example, reference to a component is intended also to include composition of a plurality of components. References to a composition containing “a” constituent is intended to include other constituents in addition to the one named. Also, in describing the preferred embodiments, terminology will be resorted to for the sake of clarity. It is intended that each term contemplates its broadest meaning as understood by those skilled in the art and includes all technical equivalents which operate in a similar manner to accomplish a similar purpose.
Values may be expressed herein as “about” or “approximately” one particular value, this is meant to encompass the one particular value and other values that are relatively close but not exactly equal to the one particular value. By “comprising” or “containing” or “including” is meant that at least the named compound, element, particle, or method step is present in the composition or article or method, but does not exclude the presence of other compounds, materials, particles, method steps, even if the other such compounds, material, particles, method steps have the same function as what is named.
It is also to be understood that the mention of one or more method steps does not preclude the presence of additional method steps or intervening method steps between those steps expressly identified. Similarly, it is also to be understood that the mention of one or more components in a composition does not preclude the presence of additional components than those expressly identified.
It shall also be understood that the terms “package,” “structure,” and “interconnect structure” may be used interchangeably and refer to devices that can be used for connecting electronic components across one or more of the generally accepted six levels of interconnect in an electronic system. It shall further be understood that through silicon vias (TSVs) and through package vias (TPVs) may be used interchangeably.
The various embodiments of the present invention provide a low cost, low electrical loss, and low stress panel-based silicon interposer with TPVs. The interposer of the present invention has a thickness of about 100 microns to 200 microns and such thickness is achieved without utilizing a carrier and further wherein no grinding, bonding, or debonding methods are utilized, therefore distinguishing the interposer of the present invention from prior art embodiments.
Referring to
The silicon panel 105 is scalable from a wafer to large panels up to 700 mm×700 mm. Further, the silicon panel 105 can be of a thickness of less than 300 microns, and more specifically of about 100 microns to about 200 microns, which is achieved without any back grinding or polishing steps (as is required in prior art embodiments). It shall be understood that the raw silicon cost is about ten to fifteen times lower than traditional single crystalline silicon wafers of the prior art. Further the lack of back grinding and/or polishing steps substantially reduces manufacturing costs. Thus, the reduction in process steps also lowers the cost of the silicon interposer when compared to prior art embodiments. Such thin silicon panels or wafers are typically fabricated using low cost methods such as directional solidification, electromagnetic casting or czochralski process (CZ). The cast material is then blocked into the final X-Y size as required, and then sliced into thin silicon panels or wafers of the desired thickness in the range of 50-300 um using wire sawing, electrical discharge assisted cutting or other sawing methods, commonly employed in the photovoltaic industry to create raw silicon materials.
A plurality of small-diameter TPVs 110 can be defined within the silicon panel 105. The TPVs 110 can be fabricated by short wavelength laser ablation and the diameters of the TPVs can be as small as 10 microns and as large as 150 microns. It shall be understood that diameters and pitch of the TPVs can be manipulated as desired. The TPVs 110 in the silicon panel 105 can be leveraged to fabricate fine pitch redistribution layers 115 on both sides of the silicon core using simple double side processes such as wet metallization and dry-film polymer dielectric deposition, leading to design flexibility for the double-sided chips at a lower cost than BEOL interposers.
The TPVs 110 can be filled with a conductive metal. The conductive metal can be, for example but not limited to, copper or copper and an additional metal and/or alloy. The additional metal and/or alloy can be selected from a group comprising of tin, tin-silver, tin-copper, tin-silver-copper, or any other metal or alloy with a melting point below about 300° C.
Referring to
Once the silicon interposer 100 is fabricated, and thus complete with the silicon panel 105, TPVs 110, and polymeric liner 205, redistribution layer 115 wiring on both sides of the silicon panel 105 can connect electronic components.
Referring to
The method of the present invention eliminates many of the steps of the prior art, thereby substantially reducing the cost associated with fabrication. For example, there are no grinding, polishing, or carrier steps of the present invention. Further, as mentioned above, the starting silicon panel material substantially minimizes start-up costs.
Referring to
Referring to
Referring to
Referring to
Referring to
The various embodiments of the present invention are illustrated by the following non-limiting examples.
Electromagnetic modeling and simulation results were presented to compare the electrical performance of through silicon vias (TSVs) and TPVs in polycrystalline-silicon interposers. Parametric studies of the TPV diameter and sidewall liner thickness on electrical performance is also presented.
TPVs were modeled and simulated for their electrical characteristics by means of 3D full-wave Electromagnetic (EM) simulations. CST Microwave StudioTM (CST-MWS) was used as a 3D full-wave EM simulator to study the system response of the vias up to 10 GHz. The via model is shown in
An electrical simulation of insertion loss and crosstalk between the vias in two types of Si interposers is compared in
It is observed from
The effect of the sidewall liner thickness on the insertion loss and crosstalk in TPVs is simulated in
A simulation of the effect of via diameter on its loss and crosstalk is studied in
The performance of TPVs in polycrystalline Si (with thick polymer liner) is better as compared to that of wafer-based CMOS grade Si with thin SiO2 liner. The electrical performance of the TPVs can be improved by decreasing its diameter and by increasing the sidewall liner thickness.
Finite Element (FE) modeling was performed using Ansys to compare the proposed TPV structure with a polymer liner to the current 3D IC structure with TSV structure with thin SiO2 liner in terms of interfacial shear stresses (σxy) due to thermal loading. The effect of geometry (liner thickness and via diameter) on the axial stress (σx) of a polymer liner in TPV structure was also studied.
The material properties used in the simulations are given in Table 1. A standard thermal load cycle of −55 to 125° C. was used for the analysis.
The interfacial shear stress localization occurs at the Cu-Polymer (about −90 MPa) and Polymer-Si (about 72 MPa) junctions in the case of TPV structures, and at Cu-SiO2 (about 124 MPa) junctions in the case of TSV structures. The relatively higher interfacial shear stress localization in TSV structures can be attributed to the higher CTE mismatch of SiO2 with Cu vias. This makes the standard Si interposers more susceptible to delamination failures compared to TPV structures fabricated with polymer liners. Due to higher stiffness of SiO2, the TSV structures are more prone to cohesive cracks compared to TPV structures. It is also expected that TSV structures would experience higher stress during the back grinding process required for fabricating these structures.
Several methods for TPV formation in polycrystalline silicon were explored as the traditional DRIE processes are too slow to drill TPVs in silicon interposers of about 220 μm thick polycrystalline silicon. To solve this problem, TPV formation by laser ablation (UV, excimer and pico-second lasers) was studied. Top and bottom views of the vias fabricated by three types of lasers are compared in
The UV laser with a wavelength of about 266 nm was faster but resulted in large via entrance diameters ranging from about 75-125 μm. The via exit diameter (ranging from about 50-100 μm) was smaller than the entrance diameter, indicating significant via taper. The excimer laser was able to drill smaller vias (about 10-20 μm diameter) than the UV laser. The excimer laser was able to form nearly vertical TPV sidewall without micro-cracking due to minimal thermal damage to the silicon material. Excimer laser processing can be scaled to higher throughput by parallel mask projection ablation. Picosecond lasers can further reduce the heat generated during the laser ablation process. TPVs with about 10-50 μm diameter were formed by pico-second laser. However, this method is currently limited by slow processing speed and serial via formation process.
For this initial study, short wavelength UV lasers were chosen for TPV formation in polycrystalline silicon.
A novel polymer liner approach is presented to replace the current combination of SiO2 and diffusion barriers used in the processing of CMOS-based silicon interposers. The technical approach involves polymer filling of TPV, followed by laser ablation to form an “inner” via resulting in a via side wall liner of controlled thickness.
The laser drilled silicon samples were first cleaned using a plasma treatment. About 30 μm thick polymer film was laminated to cover the surface and fill the TPVs. This was done by an optimized double-side lamination process with hot press, resulting in void-free filling without cracking the silicon.
UV laser ablation was used to drill through holes in the polymer filled vias. The inner via diameter was controlled to ensure proper sidewall polymer liner thickness.
The TPV metallization consisted of two steps: 1) Cu seed layer formation, and 2) Cu electroplating. Electroless plating, a fast, low cost process, was used in this study to form an about 0.5-1 μm thick copper seed layer for further electroplating. The polycrystalline silicon sample with via in polymer was first cleaned using plasma to remove any impurities on the surface. After rinsing the sample, Cu was plated by electroless deposition on the top and bottom surfaces of the sample, and along the via side wall. A fast, void-free electroplating was performed to fill the vias with Cu. Alternate filling methods to improve the throughput of the via metallization are under investigation.
Electromagnetic modeling was performed to analyze the electrical performance of Si TPVs in panel-silicon interposers. The impact of wirelength and number of TPVs on the signal path on the electrical performance was studied using parametric analysis. TPVs were modeled and simulated for their electrical characteristics by means of 3D full-wave Electromagnetic (EM) simulations. CST Microwave Studio was used as a 3D full-wave EM simulator to study the system response of the vias up to 20 GHz. The vias were excited with discrete (lumped) ports on their top and bottom surfaces and frequency-domain simulations were carried out for the CPW signal lines. Scattering parameters were used as a metric to study signal performance and BW.
Two-metal layer test vehicles containing co-planar lines (CPW) with TPV transitions were designed and fabricated to form 3D Si Interposers. The resistivity and thickness of the Si substrate was 0.15 Ω-cm and 220 μm respectively, with a surface polymer liner thickness of 40 μm. The inner TPV diameter (copper-filled) was 60 μm, while the outer TPV diameter (in silicon) was 150 μm, resulting in a polymer liner thickness of 55 μm. The design rules used in this test vehicle are summarized in Table 2.
Co-planar waveguide transmission lines with parametric variations in length and routing were fabricated along with other electrical structures. The fabricated CPW lines were 160 μm wide. The gap between the signal and ground was 36.5 μm. VNA measurements were performed after SOLT calibrations and the CPW lines were characterized till 20 GHz. Insertion loss performances between different traces were compared at a target frequency of 2.4 GHz. The completed 156 mm×156 mm silicon panel with TPVs and RDL on both sides is shown in
The performance impact due to an increase in a signal path, with and without signal TPVs was analyzed. The simulated results from 3D EM solvers were compared with the measured results and a good model to hardware correlation was observed. These results are presented in
Eye diagram plots were generated from the measured S-parameter data on CPW lines with signal TPVs. The rise and fall time were calculated based on 25% switching time.
In previous studies, the process flow of fabricating a low cost panel-based polycrystalline silicon interposer prototype with polymer liner was demonstrated. The TPV and polymer liner formation involved the laser ablation of an outer via in the silicon substrate and polymer filling in this outer via, followed by laser ablation of the polymer to fabricate inner via.
However, much finer via pitch is required to achieve high bandwidth interconnection. Short wavelength UV laser ablation was used to reduce the outer and inner via diameters in a new series of polycrystalline silicon material with a slightly reduced thickness of 200 μm and a sheet resistivity of 0.5-0.6 Ω-cm. This process was selected from among several laser options reported earlier, because of its fast process speed and feasibility of fabricating small outer via diameters in the polycrystalline silicon panel. As shown in
Polymer filling without voiding in these small vias was achieved using a standard double sided vacuum lamination process with appropriate build-up polymer material. In this fabrication method, the difference in diameter of the outer and inner via defines the thickness of the polymer liner and a thick liner helps to reduce the loss of the TPV in silicon. Therefore, in order to control liner thickness at fine via pitch, miniaturization of inner via diameter is critical. The feasibility of fabricating small inner vias in the polymer fill was assessed using UV laser ablation. Since it is only the polymer component which is ablated during the inner via formation, a 240 μm thick polymer film sample was prepared and UV laser ablation was used to form small diameter through vias in the polymer to emulate the inner via requirement. By optimizing the laser parameters, an inner via as small as 35 μm diameter was successfully fabricated in the polymer as shown in
The final challenge in achieving small via diameter and pitch with the double laser ablation process was the alignment accuracy of the outer and inner via steps. In the present study, a minimum difference in the outer and inner via diameters of 30 μm was necessary to account for alignment tolerance. A new test vehicle for electrical characterization was fabricated using a design rule of 100 μm outer via diameter in silicon and 50 inner via diameter in the polymer fill targeting a minimum liner thickness of 10-15 μm.
Alternate processes to form conformal polymer liners in 10-25 μm diameter silicon TPVs are being explored and initial feasibility of liner thickness of 3-5 μm on the via walls and surface with complete coverage has been demonstrated as shown in
Initial characterization on the finer pitch TPV structures showed major impact of liner thickness variation on the signal performance. This misalignment resulted in the polymer TPV liner thickness to decrease on one side of the via, creating a leakage path between the copper and the silicon substrate. As a result, a significant increase in insertion loss was observed. This increase was much higher at lower frequencies, and this electrical behavior can be used to determine and analyze the presence of a TPV failure.
The laser process was optimized by including additional alignment targets for the second laser ablation, and improved alignment accuracy was achieved as seen in
The outer via diameter was 95 μm at the entrance and 70 μm at the exit side while inner via diameter was 50 μm and precisely centered inside the via. Finer TPV pitch of 120 μm has been recently demonstrated compared to the 250-300 μm pitch TPV reported last year. Thickness of the polymer liner inside the via was around 20 μm in this case and can be increased by further reducing the inner via diameter. The electrical characterization of the finer pitch TPVs in polycrystalline silicon interposer will be reported in the future.
While the present disclosure has been described in connection with a plurality of exemplary aspects, as illustrated in the various figures and discussed above, it is understood that other similar aspects can be used or modifications and additions can be made to the described aspects for performing the same function of the present disclosure without deviating therefrom. For example, in various aspects of the disclosure, methods and compositions were described according to aspects of the presently disclosed subject matter. However, other equivalent methods or composition to these described aspects are also contemplated by the teachings herein. Therefore, the present disclosure should not be limited to any single aspect, but rather construed in breadth and scope in accordance with the appended claims.
This application claims the benefit of U.S. Provisional Patent Application Ser. No. 61/475,485, filed 14 Apr. 2011, which is incorporated herein by reference in its entirety as if fully set forth below.
Number | Date | Country | |
---|---|---|---|
61475485 | Apr 2011 | US |