Through silicon via structure

Information

  • Patent Grant
  • 9997497
  • Patent Number
    9,997,497
  • Date Filed
    Tuesday, April 11, 2017
    7 years ago
  • Date Issued
    Tuesday, June 12, 2018
    6 years ago
Abstract
A device includes a through substrate via (TSV) extending through a device substrate. The TSV includes a first conductive material having a sidewall, a protruding end of the TSV protruding from a second side of the device substrate. A liner covers the sidewall of the first conductive material from a below the top surface of the protruding end of the TSV to an opposite end of the TSV. A passivation layer is disposed over the second side of the device substrate and over a portion of the liner disposed on the protruding end of the TSV, the passivation layer having a stair-step surface extending away from the TSV. A conductive interface layer is disposed over the passivation layer, the sidewall of the first conductive material, and the top surface of the protruding end of the TSV. A second conductive material is disposed over the first conductive material.
Description
BACKGROUND

Generally, through silicon vias may be formed in a semiconductor substrate in order to provide electrical connections to a backside of the semiconductor substrate. By providing such an electrical connection, the possibility of connecting the semiconductor substrate may be expanded beyond electrical connections located on only a single side of the semiconductor substrate as in previous generations of semiconductor processes. This expansion allows for, among other things, a three-dimensional stacking of semiconductor dies, with connections going through the through silicon vias and providing power, ground, and signal lines throughout the three-dimensional stack.


To form the through silicon vias, an opening may be formed on an active side of the semiconductor substrate, wherein the opening extends into the semiconductor substrate further than active devices located in or on the semiconductor substrate. These openings may then be filled with a conductive material. After the openings have been filled, the backside of the semiconductor substrate may be thinned through, e.g., a chemical mechanical polishing (CMP) or etching process in order to expose the conductive material, thereby leaving a planar surface between the conductive material and the surrounding materials. A conductive glue layer may then be formed over the planar surface in order to provide an interface between the through silicon via and a contact to be formed.


However, the relatively smaller diameter of the through silicon via in relation to the contact can cause a non-uniform current distribution known as current crowding to occur at the interface between the through silicon via and the glue layer. This current crowding, in addition to being a problem in itself, can also induce electromagnetic failure and cause the formation of hillocks and voids within the structure.





BRIEF DESCRIPTION OF THE DRAWINGS

For a more complete understanding of the embodiments, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:



FIG. 1 illustrates a semiconductor substrate with a conductive opening attached to a carrier in accordance with an embodiment;



FIG. 2 illustrates a thinning of a second side of the semiconductor substrate in accordance with an embodiment;



FIG. 3 illustrates the formation of a passivation layer over the through silicon vias in accordance with an embodiment;



FIG. 4 illustrates the planarization of the passivation layer in accordance with an embodiment;



FIG. 5 illustrates a recessing of the passivation layer and a liner in accordance with an embodiment;



FIG. 6 illustrates the formation of a glue layer in accordance with an embodiment;



FIG. 7 illustrates the formation of a seed layer, a contact pad, and a redistribution layer in accordance with an embodiment;



FIG. 8 illustrates a close up view of an interface between the through silicon via and the glue layer in accordance with an embodiment; and



FIG. 9 illustrates the bonding of the semiconductor die to a first external device and a second external device in accordance with an embodiment.





Corresponding numerals and symbols in the different figures generally refer to corresponding parts unless otherwise indicated. The figures are drawn to clearly illustrate the relevant aspects of the embodiments and are not necessarily drawn to scale.


DETAILED DESCRIPTION

The making and using of embodiments are discussed in detail below. It should be appreciated, however, that the embodiments provide many applicable concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are merely illustrative of specific ways to make and use the embodiments, and do not limit the scope of the embodiments.


The embodiments will be described with respect to embodiments in a specific context, namely a through silicon via. The embodiments may also be applied, however, to other conductive contacts.


With reference now to FIG. 1, there is shown a semiconductor die 100 having a semiconductor substrate 101 with a first side 102 and a second side 104. The first side 102 of the semiconductor substrate 101 may have TSV openings 111 formed therein and active devices 103, metallization layers 105, and first conductive bumps 107 formed therein and thereon. The semiconductor substrate 101 may comprise bulk silicon, doped or undoped, or an active layer of a silicon-on-insulator (SOI) substrate. Generally, an SOI substrate comprises a layer of a semiconductor material such as silicon, germanium, silicon germanium, SOI, silicon germanium on insulator (SGOI), or combinations thereof. Other substrates that may be used include multi-layered substrates, gradient substrates, or hybrid orientation substrates.


The through silicon via (TSV) openings 111 may be formed into the first side 102 of the semiconductor substrate 101. The TSV openings 111 may be formed by applying and developing a suitable photoresist (not shown), and removing semiconductor substrate 101 that is exposed to the desired depth. The TSV openings 111 may be formed so as to extend into the semiconductor substrate 101 at least further than the active devices 103 formed within and/or on the semiconductor substrate 101, and may extend to a depth greater than the eventual desired height of the semiconductor substrate 101. Accordingly, while the depth is dependent upon the overall design of the semiconductor die 100, the depth may be between about 20 μm and about 200 μm from the active devices 103 on the semiconductor substrate 101, such as a depth of about 100 μm from the active devices 103 on the semiconductor substrate 101.


Once the TSV openings 111 have been formed within the semiconductor substrate 101, the TSV openings 111 may be lined with a liner 113. The liner 113 may be, e.g., an oxide formed from tetraethylorthosilicate (TEOS) or silicon nitride, although any suitable dielectric material may alternatively be used. The liner 113 may be formed using a plasma enhanced chemical vapor deposition (PECVD) process, although other suitable processes, such as physical vapor deposition or a thermal process, may alternatively be used. Additionally, the liner 113 may be formed to a thickness of between about 0.1 μm and about 5 μm, such as about 1 μm.


Once the liner 113 has been formed along the sidewalls and bottom of the TSV openings 111, a barrier layer (not shown) may be formed and the remainder of the TSV openings 111 may be filled with first conductive material 115. The first conductive material 115 may comprise copper, although other suitable materials such as aluminum, alloys, doped polysilicon, combinations thereof, and the like, may alternatively be utilized. The first conductive material 115 may be formed by electroplating copper onto a seed layer (not shown), filling and overfilling the TSV openings 111. Once the TSV openings 111 have been filled, excess liner 113, barrier layer, seed layer, and first conductive material 115 outside of the TSV openings 111 may be removed through a planarization process such as chemical mechanical polishing (CMP), although any suitable removal process may be used.


The active devices 103 are represented in FIG. 1 as a single transistor. However, as one of skill in the art will recognize, a wide variety of active devices such as capacitors, resistors, inductors and the like may be used to generate the desired structural and functional requirements of the design for the semiconductor die 100. The active devices 103 may be formed using any suitable methods either within or else on the first side 102 of the semiconductor substrate 101.


The metallization layers 105 are formed over the first side 102 of the semiconductor substrate 101 and the active devices 103 and are designed to connect the various active devices 103 to form functional circuitry. While illustrated in FIG. 1 as a single layer of dielectric and interconnects, the metallization layers 105 are formed of alternating layers of dielectric and conductive material and may be formed through any suitable process (such as deposition, damascene, dual damascene, etc.). In an embodiment there may be four layers of metallization separated from the semiconductor substrate 101 by at least one interlayer dielectric layer (ILD), but the precise number of metallization layers 105 is dependent upon the design of the semiconductor die 100.



FIG. 1 also illustrates the formation of first conductive bumps 107 on the first side 102 of the semiconductor substrate 101. The first conductive bumps 107 may comprise a material such as tin, or other suitable materials, such as silver or copper. In an embodiment in which the first conductive bumps 107 are tin solder bumps, the first conductive bumps 107 may be formed by initially forming a layer of tin through such commonly used methods such as evaporation, electroplating, printing, solder transfer, ball placement, etc, to a thickness of, e.g., about 10 μm to about 100 μm. Once a layer of tin has been formed on the structure, a reflow may be performed in order to shape the material into the desired bump shape.


Once the processes performed on the first side 102 of the semiconductor substrate 101 have reached a suitable point for processing to occur on the second side 104 of the semiconductor substrate 101, a carrier 117 may be attached to the semiconductor die 100 with an adhesive 119. The carrier 117 may comprise, for example, glass, silicon oxide, aluminum oxide, and the like. In an embodiment, the adhesive 119 may be used to glue the carrier 117 to the semiconductor die 100. The adhesive 119 may be any suitable adhesive, such as an ultraviolet (UV) glue, which loses its adhesive property when exposed to UV lights. The carrier may have a thickness that may be greater than about 12 mils.


Alternatively, the carrier 117 may comprise a suitable carrier tape. If a carrier tape is utilized, the carrier tape may be the commonly known blue tape. The carrier tape may be attached to the semiconductor die 100 using a second adhesive (not shown) located on the carrier tape.



FIG. 2 illustrates a thinning of the second side 104 of the semiconductor substrate 101 in order to expose the TSV openings 111 (see FIG. 1 discussed above) and form TSVs 201 from the first conductive material 115 that extends through the semiconductor substrate 101. In an embodiment, the thinning of the second side 104 of the semiconductor substrate 101 may leave the TSVs 201 lined by the liners 113. The thinning of the second side 104 of the semiconductor substrate 101 may be performed by a combination of CMP and etching. For example, a CMP process may be performed in order to remove a bulk of the semiconductor substrate 101. Once a bulk of the second side 104 of the semiconductor substrate 101 has been removed, an etching process may then be employed to recess the second side 104 of the semiconductor substrate 101 and allow the TSVs 201 to protrude from the second side 104 of the semiconductor substrate 101. In an embodiment the TSVs 201 may protrude from the second side 104 of the semiconductor substrate 101 a distance of between about 0.5 μm and about 10 μm, such as about 5 μm.


As one of ordinary skill in the art will recognize, the above-described process for forming the TSVs 201 is merely one method of forming the TSVs 201, and other methods are also fully intended to be included within the scope of the embodiments. For example, forming the TSV openings 111, filling the TSV openings 111 with a dielectric material, thinning the second side 104 of the semiconductor substrate 101 to expose the dielectric material, removing the dielectric material, and filling the TSV openings 111 with a conductor prior to recessing the second side 104 of the semiconductor substrate 101 may also be used. This and all other suitable methods for forming the TSVs 201 into the first side 102 of the semiconductor substrate 101 are fully intended to be included within the scope of the embodiments.


Alternatively, the TSVs 201 may be formed to extend through the metallization layers 105. For example, the TSVs 201 may be formed either after the formation of the metallization layers 105 or else even partially concurrently with the metallization layers 105. For example, the TSV openings 111 may be formed in a single process step through both the metallization layers 105 and the semiconductor substrate 101. Alternatively, a portion of the TSV openings 111 may be formed and filled within the semiconductor substrate 101 prior to the formation of the metallization layers 105, and subsequent layers of the TSV openings 111 may be formed and filled as each of the metallization layers 105 are individually formed. Any of these processes, and any other suitable process by which the TSVs 201 may be formed, are fully intended to be included within the scope of the embodiments.



FIG. 3 illustrates the formation of a first passivation layer 301 over the second side 104 of the semiconductor substrate 101 and over the TSVs 201 and liners 113 protruding from the second side 104 of the semiconductor substrate 101. The first passivation layer 301 may be a dielectric material similar to the liner 113, such as silicon nitride, but may alternatively be a different material such as silicon carbide, silicon oxynitride, silicon oxide, polymer materials, combinations of these, or the like. Additionally, the first passivation layer 301 may be a single layer of material or may be a composite layer with multiple sublayers of different materials. The first passivation layer 301 may be formed using a PECVD process, although any other suitable process may alternatively be used.


The first passivation layer 301 may be formed conformally over the second side 104 of the semiconductor substrate 101 and the TSVs 201, and may be formed to have a thickness of between about 0.1 μm and about 5 μm, such as about 1 μm. By forming the first passivation layer 301 conformally, the first passivation layer 301 may have two upper surfaces, a top upper surface 303 located above the tops of the TSVs 201 and a bottom upper surface 305 located below the tops of the TSVs 201.



FIG. 4 illustrates that, once the first passivation layer 301 has been formed, the first passivation layer 301, the liner 113, and the first conductive material 115 may be planarized in order to expose the first conductive material 115 within the TSVs 201. The planarization may be performed, e.g., through a CMP process or other suitable planarization process, and may be continued at least until the first conductive material 115 of the TSVs 201 is exposed through the first passivation layer 301 as well as the liner 113. Additionally, the planarization process may be stopped to preserve the separation of the top upper surface 303 and the bottom upper surface 305 of the first passivation layer 301. As such, the first passivation layer 301 retains a portion of the first passivation layer 301 along a sidewall of the liners 113 and the TSVs 201.



FIG. 5 illustrates a recessing of the first passivation layer 301 and the liner 113 from the sidewalls of the TSVs 201. In an embodiment in which the first passivation layer 301 and the liner 113 are a similar material such as silicon nitride, the first passivation layer 301 and the liner 113 may be removed simultaneously through, e.g., a wet or dry etch using an etchant, such as CxFy or HF, that is selective to the silicon nitride and will not significantly remove the first conductive material 115 from the TSVs 201.


The recessing of the first passivation layer 301 and the liner 113 may continue until the sidewalls of the TSVs 201 protrude between about 0.1 μm and about 5 μm from the first passivation layer 301, such as about 1 μm. However, the recessing may be stopped prior to the complete removal of the first passivation layer 301 and the liner 113 from the sidewalls of the TSVs 201. As such, a stair step pattern may be formed between the bottom upper surface 305 of the first passivation layer 301; the top upper surface 303 and the liner 113; and the top surface of the TSVs 201.


In an embodiment in which the first passivation layer 301 and the liner 113 are similar materials, such as materials that have a similar etch selectivity, the first passivation layer 301 and the liner 113 may be recessed in a single process step. Alternatively, if the first passivation layer 301 and the liner 113 are different materials, or even if separate process steps are desired, the first passivation layer 301 may be recessed in one process step and the liner 113 may be recessed in a separate process step. As such, the first passivation layer 301 may be either recessed more or less than the liner 113 as, for example, the TSVs 201 may protrude from the liner 113 a distance of about 0.1 μm to about 5 μm, such as about 2 μm, and may protrude from the first passivation layer 301 a distance of about 0.1 μm to about 5 μm, such as about 2 μm. Any suitable combination of process steps used to recess the first passivation layer 301 and the liner 113 may alternatively be used, and all such combinations are fully intended to be included within the embodiments.



FIG. 6 illustrates the formation of a glue layer 601 over the first passivation layer 301, the liner 113, and the TSVs 201. The glue layer 601 helps to adhere the first passivation layer 301, the liner 113, and the TSVs 201 to subsequently formed materials, such as a seed layer (not shown in FIG. 6 but shown and discussed below with respect to FIG. 7). The glue layer 601 may be titanium, titanium nitride, tantalum, tantalum nitride, combinations of these, or the like, and may be formed through a process such as CVD, although any suitable process may alternatively be used. Additionally, the glue layer 601 may be formed to a thickness of between about 50 Å and about 3,000 Å, such as about 1,000 Å.



FIG. 7 illustrates the formation of a seed layer 701, a contact pad 703, and a redistribution layer 705. The seed layer 701 may be used as an initiator for the further deposition of material to form the contact pad 703 and the redistribution layer 705. The seed layer 701 may be deposited by PVD, CVD, sputtering, or the like, and may be formed of copper, nickel, gold, a titanium copper alloy, combinations of these, or the like, although other methods and materials may alternatively be used if desired. Additionally, the seed layer 401 may have a thickness of between about 50 Å and about 5,000 Å.


Once the seed layer 701 has been formed, a photoresist (not shown) may be formed to cover the seed layer 701, and the photoresist may be patterned to expose those portions of the seed layer 701 that are located where the contact pad 703 and redistribution layer 705 are desired. For example, the photoresist may be patterned to form the shape of the contact pad 703 over one of the TSVs 201 while the photoresist may also be patterned over two other TSVs 201 in order to provide a redistribution layer 705 to connect the two TSVs 201.


After the photoresist has been patterned, second conductive material 707 may be plated onto the seed layer 701 to form the contact pad 703 and the redistribution layer 705. The second conductive material 707 may comprise copper, although other suitable materials such as aluminum, alloys, doped polysilicon, combinations thereof, and the like, may alternatively be utilized. The second conductive material 707 may be formed to a thickness of between about 1 μm and about 10 μm, such as about 3 μm, and may be formed by electroplating copper onto the patterned seed layer 701, although any suitable alternative process for the formation of the second conductive material 707 may alternatively be utilized.


Once the second conductive material 707 has been formed, the photoresist may be removed through a suitable removal process such as ashing. Additionally, after the removal of the photoresist, those portions of the seed layer 701 that were covered by the photoresist may be removed through, for example, a suitable etch process using the second conductive material 707 as a mask.



FIG. 8 illustrates a close-up of region 801 in FIG. 7 and, in particular, shows a close-up of the interface region between one of the TSVs 201 and the redistribution layer 705. As can be seen, by partially recessing the liner 113 and the first passivation layer 301 from the sidewalls of the TSVs 201, the surface area of the interface between the TSVs 201 and the glue layer 601 is increased beyond simply the top surface of TSVs 201. By increasing the surface area of the interface, the current crowding problem between the TSVs 201 and the redistribution layer 705 (and other contacts) may be reduced, thereby providing for a more efficient system along with a reduction in the formation of voids and hillocks.



FIG. 9 illustrates the placement of the TSVs 201 within the semiconductor die 100 in contact with a first external device 901 and a second external device 902 in, e.g., a stacked configuration. In an embodiment, a second passivation layer 911 may be formed over the first passivation layer 301 and over the contact pad 703 and redistribution layer 705. The second passivation layer 911 may be similar to the first passivation layer 301, such as being a layer of silicon nitride formed through a PECVD process. However, the second passivation layer 911 may alternatively be other materials such as silicon carbide, silicon oxynitride, silicon oxide, polymer materials, combinations of these, or the like, and may be formed by any suitable process. Additionally, the second passivation layer 911 may be formed to a thickness of between about 0.1 μm and about 5 μm, such as about 1 μm.


Once formed, the second passivation layer 911 may be patterned in order to expose the contact pad 703 and the redistribution layer 705. The patterning of the second passivation layer 911 may be performed using a photolithographic masking and etching process, whereby a photoresist (not shown) is formed over the second passivation layer 911 and exposed to a desired pattern. After exposure, the photoresist is developed to remove the desired portions of the second passivation layer 911 and expose the underlying portions of the contact pad 703 and the redistribution layer 705.


Once the desired portions of the contact pad 703 and the redistribution layer 705 have been exposed, second conductive bumps 913 may be formed to establish an electrical connection to the contact pad 703 and the redistribution layer 705. The second conductive bumps 913 may be formed in a similar fashion and of similar materials as the first conductive bumps 107 (discussed above with respect to FIG. 1). However, the second conductive bumps 913 may alternatively be formed of different process or materials than the first conductive bumps 107.


The first external device 901 may be, for example, a printed circuit board, a semiconductor packaging substrate, or, as illustrated in FIG. 9, a second semiconductor die with a second substrate 903, second active devices 905, second metallization layers 907, and third conductive bumps 909. However, the first external device 901 is not meant to be limited to any of the illustrative devices listed herein, and may alternatively be any device suitable for contacting to the semiconductor die 100.


The second external device 902, similar to the first external device 901, may also be, e.g., a third semiconductor die, a semiconductor packaging substrate, or, as illustrated in FIG. 9, a printed circuit board. Again, however, the second external device 902 is not meant to be limited to any of the illustrative devices listed herein, and may alternatively be any device suitable for contacting to the semiconductor die 100.


In the embodiment illustrated in FIG. 9, the semiconductor die 100 may be connected to the first external device 901 and the second external device 902 in, e.g., a stacked flip-chip configuration. In this embodiment, the semiconductor die 100 is positioned such that the second conductive bumps 913 are in physical contact with the third conductive bumps 909 and also positioned such that the first conductive bumps 107 are in physical contact with the second external device 902. Once in position, the first conductive bumps 107, the second conductive bumps 913 and the third conductive bumps 909 are heated and pressure is applied in order to liquefy the first conductive bumps 107, the second conductive bumps 913 and the third conductive bumps 909 and bond the third conductive bumps 909 to the second conductive bumps 913 and bond the first conductive bumps 107 to the second external device 902. This reflow helps to establish an electrical contact between the second conductive bumps 913 of the semiconductor die 100 with the third conductive bumps 909 of the first external device 901 and establishes another electrical contact between the first conductive bumps 107 with the second external device 902.


In accordance with an embodiment, a device includes a through substrate via extending through a substrate, the substrate including a device substrate and metallization layers disposed over a first side of the device substrate, the through substrate via including a first conductive material having a sidewall, a protruding end of the through substrate via protruding from a second side of the device substrate, wherein a liner covers the sidewall of the first conductive material from a distance below the top surface of the protruding end of the through substrate via to an end of the through substrate via opposite the protruding end. The device also includes a first passivation layer disposed over the second side of the device substrate and over a portion of the liner that is disposed on the protruding end of the through substrate via, the first passivation layer having a stair-step surface extending away from the through substrate via. The device also includes a conductive interface layer disposed over and contacting the passivation layer, the sidewall of the first conductive material, and the top surface of the protruding end of the through substrate via, and a second conductive material disposed over the conductive interface layer and the first conductive material.


In accordance with another embodiment a device includes an opening extending through a substrate, a liner disposed on the sidewalls of the opening and protruding from a first side of the substrate, a first conductive material disposed within the opening and protruding from the first side of the substrate, and a first passivation layer disposed over the first side of the substrate and the first conductive material. The first passivation layer has a first portion adjacent to the first side of the substrate and a second portion adjacent to the first conductive material that is protruding from the first side of the substrate. The second portion of the first passivation layer extends farther from the substrate than the first portion of the first passivation layer, and the liner that is protruding from the first side of the substrate extends farther from the substrate than the first portion of the first passivation layer. The device also includes a second conductive material disposed over the first portion of the first passivation layer and disposed over the sidewalls and the top surface of the first conductive material that is protruding from the first side of the substrate.


In accordance with yet another embodiment, a device includes a first through substrate via extending from a first side of a substrate into the substrate, wherein a liner is interposed between the first through substrate via and the substrate, wherein the first through substrate via extends through at least one metallization layer adjacent the substrate, wherein the first through substrate via and the liner protrude from a second side of the substrate. The device also includes a dielectric layer over the through substrate via and the liner, wherein a first portion of the dielectric layer contacting the liner extends farther from the substrate than a second portion of the dielectric layer at a location between the first through substrate via and an adjacent second through substrate via, wherein the liner extends farther from the substrate than the first portion of the dielectric layer. The device also includes a first semiconductor device electrically connecting the first through substrate via and the second through substrate via in a flip-chip configuration.


Although embodiments and their advantages have been described in detail, it should be understood that various changes, substitutions, and alterations can be made herein without departing from the spirit and scope of the embodiments. For example, the precise method and materials used to form the through silicon vias may be altered while still remaining within the scope of the embodiments. Additionally, composite layers may be used for the passivation layer or the liner while also still remaining within the scope of the embodiments.


Moreover, the scope of the present application is not intended to be limited to the particular embodiments of the process, machine, manufacture, composition of matter, means, methods, and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the disclosure of the present embodiments, processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed, that perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein may be utilized according to the embodiments. Accordingly, the appended claims are intended to include within their scope such processes, machines, manufacture, compositions of matter, means, methods, or steps.

Claims
  • 1. A device comprising: a through substrate via extending through a substrate, the substrate comprising a device substrate and metallization layers disposed over a first side of the device substrate, the through substrate via comprising a first conductive material having a sidewall, a protruding end of the through substrate via protruding from a second side of the device substrate, wherein a liner covers the sidewall of the first conductive material from a distance below the top surface of the protruding end of the through substrate via to an end of the through substrate via opposite the protruding end, wherein a portion of the liner protrudes from the second side of the device substrate;a first passivation layer disposed over the second side of the device substrate and over a portion of the liner that is disposed on the protruding end of the through substrate via, the first passivation layer having a stair-step surface extending away from the through substrate via;a conductive interface layer disposed over and contacting the first passivation layer, the sidewall of the first conductive material, and the top surface of the protruding end of the through substrate via; anda second conductive material disposed over the conductive interface layer and the first conductive material.
  • 2. The device of claim 1, further comprising conductive bumps disposed on the metallization layers.
  • 3. The device of claim 1, further comprising a second passivation layer disposed over the second conductive material.
  • 4. The device of claim 3, further comprising forming an opening through the second passivation layer and connecting an external device to the through substrate via through the opening.
  • 5. The device of claim 4, wherein the external device is a semiconductor die.
  • 6. The device of claim 1, wherein the second conductive material is part of a redistribution line.
  • 7. The device of claim 1, further comprising a seed layer disposed over the conductive interface layer.
  • 8. A device comprising: a liner disposed on sidewalls of an opening that extends through a substrate, the liner protruding from a first side of the substrate;a first conductive material disposed within the opening and protruding from the first side of the substrate;a first passivation layer disposed over the first side of the substrate and the first conductive material, the first passivation layer comprising a dielectric material, the first passivation layer having a first portion adjacent to the first side of the substrate and a second portion adjacent to the first conductive material that is protruding from the first side of the substrate, wherein the second portion of the first passivation layer extends farther from the substrate than the first portion of the first passivation layer, and wherein the liner that is protruding from the first side of the substrate extends farther from the substrate than the first portion of the first passivation layer; anda second conductive material disposed over the first portion of the first passivation layer and disposed over the sidewalls and the top surface of the first conductive material that is protruding from the first side of the substrate.
  • 9. The device of claim 8, further comprising a conductive interface layer disposed between the first conductive material and the second conductive material.
  • 10. The device of claim 8, further comprising a seed layer disposed between the first conductive material and the second conductive material.
  • 11. The device of claim 8, wherein the first passivation layer and the liner both comprise a first material.
  • 12. The device of claim 11, wherein the first material comprises silicon nitride.
  • 13. The device of claim 8, wherein the second conductive material is part of a redistribution line.
  • 14. The device of claim 8, further comprising a second passivation layer at least partially covering a sidewall of the second conductive material.
  • 15. A device comprising: a first through substrate via extending from a first side of a substrate into the substrate, wherein a liner is interposed between the first through substrate via and the substrate, wherein the first through substrate via extends through at least one metallization layer adjacent the substrate, wherein the first through substrate via and the liner protrude from a second side of the substrate;a dielectric layer over the through substrate via and the liner, wherein a first portion of the dielectric layer contacting the liner extends farther from the substrate than a second portion of the dielectric layer at a location between the first through substrate via and an adjacent second through substrate via, wherein the liner extends farther from the substrate than the first portion of the dielectric layer; anda first semiconductor device electrically connecting the first through substrate via and the second through substrate via in a flip-chip configuration.
  • 16. The device of claim 15, wherein the first semiconductor device is a semiconductor die.
  • 17. The device of claim 16, wherein the first through substrate via is electrically connected to a second semiconductor device, wherein the first through substrate via is interposed between the first semiconductor device and the second semiconductor device.
  • 18. The device of claim 17, wherein the second semiconductor device is a printed circuit board.
  • 19. The device of claim 15, further comprising a conductive material in contact with a sidewall of the first through substrate via and a sidewall of the second through substrate via.
  • 20. The device of claim 19, wherein the conductive material is part of a redistribution layer.
PRIORITY CLAIM AND CROSS-REFERENCE

This application is a continuation of U.S. patent application Ser. No. 15/054,481, now U.S. Pat. No. 9,633,900, entitled “Method for Through Silicon Via Structure,” filed on Feb. 26, 2016, which is a continuation of U.S. patent application Ser. No. 14/609,210, now U.S. Pat. No. 9,299,676, entitled “Through Silicon Via Structure and Method,” filed on Jan. 29, 2015, which is a continuation of U.S. patent application Ser. No. 14/221,001, now U.S. Pat. No. 8,952,506, entitled “Through Silicon Via Structure,” filed on Mar. 20, 2014, which is a divisional of U.S. patent application Ser. No. 13/157,137, now U.S. Pat. No. 8,900,994, entitled “Through Silicon Via Structure and Method” filed on Jun. 9, 2011, which applications are hereby incorporated herein by reference.

US Referenced Citations (161)
Number Name Date Kind
5391917 Gilmour et al. Feb 1995 A
5426072 Finnila Jun 1995 A
5510298 Redwine Apr 1996 A
5618752 Gaul Apr 1997 A
5646067 Gaul Jul 1997 A
5767001 Bertagnolli et al. Jun 1998 A
5998292 Black et al. Dec 1999 A
6034436 Iwasaki Mar 2000 A
6184060 Siniaguine Feb 2001 B1
6322903 Siniaguine et al. Nov 2001 B1
6417087 Chittipeddi et al. Jul 2002 B1
6448168 Rao et al. Sep 2002 B1
6451684 Kim et al. Sep 2002 B1
6465892 Suga Oct 2002 B1
6472293 Suga Oct 2002 B1
6498381 Halahan et al. Dec 2002 B2
6538333 Kong Mar 2003 B2
6599778 Pogge et al. Jul 2003 B2
6639303 Siniaguine Oct 2003 B2
6664129 Siniaguine Dec 2003 B2
6693361 Siniaguine et al. Feb 2004 B1
6734084 Nemoto et al. May 2004 B1
6740582 Siniaguine May 2004 B2
6764950 Noguchi et al. Jul 2004 B2
6770528 Furukawa et al. Aug 2004 B2
6800930 Jackson et al. Oct 2004 B2
6838774 Patti Jan 2005 B2
6841883 Farnworth et al. Jan 2005 B1
6873054 Miyazawa et al. Mar 2005 B2
6875672 Nemoto et al. Apr 2005 B2
6882030 Siniaguine Apr 2005 B2
6897125 Morrow et al. May 2005 B2
6908856 Beyne et al. Jun 2005 B2
6914336 Matsuki et al. Jul 2005 B2
6924551 Rumer et al. Aug 2005 B2
6962867 Jackson et al. Nov 2005 B2
6962872 Chudzik et al. Nov 2005 B2
7015581 Casey et al. Mar 2006 B2
7030481 Chudzik et al. Apr 2006 B2
7049170 Savastiouk et al. May 2006 B2
7053465 Benaissa et al. May 2006 B2
7060601 Savastiouk et al. Jun 2006 B2
7071546 Fey et al. Jul 2006 B2
7111149 Eilert Sep 2006 B2
7122912 Matsui Oct 2006 B2
7157787 Kim et al. Jan 2007 B2
7186343 Rabie et al. Mar 2007 B2
7186643 Ahn et al. Mar 2007 B2
7193308 Matsui Mar 2007 B2
7224063 Agarwala et al. May 2007 B2
7262495 Chen et al. Aug 2007 B2
7297574 Thomas et al. Nov 2007 B2
7300857 Akram et al. Nov 2007 B2
7335972 Chanchani Feb 2008 B2
7354798 Pogge et al. Apr 2008 B2
7355273 Jackson et al. Apr 2008 B2
7358180 Sakai et al. Apr 2008 B2
7372631 Ozawa May 2008 B2
7514775 Chao et al. Apr 2009 B2
7528068 Soejima et al. May 2009 B2
7541677 Kawano Jun 2009 B2
7544605 Sparks et al. Jun 2009 B2
7772081 Lin et al. Aug 2010 B2
7772116 Akram et al. Aug 2010 B2
7816227 Chen et al. Oct 2010 B2
7855455 Purushothaman et al. Dec 2010 B2
7863187 Hiatt et al. Jan 2011 B2
7915710 Lee et al. Mar 2011 B2
7919835 Akiyama Apr 2011 B2
7968460 Kirby et al. Jun 2011 B2
7969016 Chen et al. Jun 2011 B2
7973415 Kawashita et al. Jul 2011 B2
7999320 Botula et al. Aug 2011 B2
8026592 Yoon et al. Sep 2011 B2
8034704 Kornai et al. Oct 2011 B2
8058708 Maebashi Nov 2011 B2
8097961 Tanaka et al. Jan 2012 B2
8097964 West et al. Jan 2012 B2
8174124 Chiu et al. May 2012 B2
8193092 Pratt Jun 2012 B2
8247322 Chang et al. Aug 2012 B2
8264077 Chiou et al. Sep 2012 B2
8294261 Mawatari et al. Oct 2012 B2
8399354 Chen Mar 2013 B2
8466059 Chang et al. Jun 2013 B2
8513119 Chang et al. Aug 2013 B2
8513778 Tokitoh Aug 2013 B2
20020084513 Siniaguine Jul 2002 A1
20020113321 Siniaguine Aug 2002 A1
20020182855 Agarwala Dec 2002 A1
20030148600 Furukawa et al. Aug 2003 A1
20040048459 Patti Mar 2004 A1
20040142505 Huang et al. Jul 2004 A1
20040188822 Hara Sep 2004 A1
20040238927 Miyazawa Dec 2004 A1
20040245623 Hara et al. Dec 2004 A1
20040248398 Ahn Dec 2004 A1
20050194691 Sakai et al. Sep 2005 A1
20050200025 Casey et al. Sep 2005 A1
20050221601 Kawano Oct 2005 A1
20050233581 Soejima et al. Oct 2005 A1
20060046468 Akram et al. Mar 2006 A1
20060113675 Chang et al. Jun 2006 A1
20060273465 Tamura Dec 2006 A1
20060289968 Sulfridge Dec 2006 A1
20070032061 Farnworth et al. Feb 2007 A1
20070045780 Akram et al. Mar 2007 A1
20070049016 Hiatt et al. Mar 2007 A1
20070172985 Huang et al. Jul 2007 A1
20080054444 Tuttle Mar 2008 A1
20080136023 Komai et al. Jun 2008 A1
20080211106 Chang et al. Sep 2008 A1
20080315433 Chen et al. Dec 2008 A1
20090014843 Kawashita et al. Jan 2009 A1
20090032960 Pratt Feb 2009 A1
20090032966 Lee et al. Feb 2009 A1
20090057909 Strothmann Mar 2009 A1
20090149023 Koyanagi Jun 2009 A1
20090152602 Akiyama Jun 2009 A1
20090250739 Johnson et al. Oct 2009 A1
20090269905 Chen et al. Oct 2009 A1
20090278244 Dunne Nov 2009 A1
20090283898 Janzen et al. Nov 2009 A1
20090315184 Tokitoh Dec 2009 A1
20100013060 Lamy et al. Jan 2010 A1
20100038800 Yoon et al. Feb 2010 A1
20100078770 Purushothaman et al. Apr 2010 A1
20100127394 Ramiah et al. May 2010 A1
20100140805 Chang et al. Jun 2010 A1
20100164117 Chen Jul 2010 A1
20100171197 Chang et al. Jul 2010 A1
20100171226 West et al. Jul 2010 A1
20100176494 Chen Jul 2010 A1
20100320601 Pagaila et al. Dec 2010 A1
20100330798 Huang et al. Dec 2010 A1
20110049706 Huang et al. Mar 2011 A1
20110068466 Chen et al. Mar 2011 A1
20110121444 Wu May 2011 A1
20110147916 Su Jun 2011 A1
20110165776 Hsu et al. Jul 2011 A1
20110186990 Mawatari Aug 2011 A1
20110204969 Chen et al. Aug 2011 A1
20110227216 Tseng et al. Sep 2011 A1
20110233785 Koester et al. Sep 2011 A1
20110241217 Chang et al. Oct 2011 A1
20110266691 Lin et al. Nov 2011 A1
20110318917 Yoon et al. Dec 2011 A1
20120001337 Tsai et al. Jan 2012 A1
20120018863 Oganesian et al. Jan 2012 A1
20120074570 Kolb et al. Mar 2012 A1
20120086122 Cheng Apr 2012 A1
20120175774 West Jul 2012 A1
20120193778 Mawatari Aug 2012 A1
20120211892 Kim et al. Aug 2012 A1
20120295437 Lu et al. Nov 2012 A1
20120313247 Yu et al. Dec 2012 A1
20120315753 Farooq Dec 2012 A1
20130001799 Chang et al. Jan 2013 A1
20130299992 Chang et al. Nov 2013 A1
20140203439 Yu et al. Jul 2014 A1
20140225277 Chang et al. Aug 2014 A1
Foreign Referenced Citations (11)
Number Date Country
101752336 Jun 2010 CN
2009004730 Jan 2009 JP
2009147218 Jul 2009 JP
1020060054688 May 2006 KR
1020060054689 May 2006 KR
1020060054690 May 2006 KR
1020080101635 Nov 2008 KR
531892 May 2003 TW
200737551 Oct 2007 TW
200910557 Mar 2009 TW
201036106 Oct 2010 TW
Non-Patent Literature Citations (1)
Entry
Ranganathan, N., et al., “Integration of High Aspect Ratio Tapered Silicon Via for Through-Silicon Interconnection,” 2008 Electronic Components and Technology Conference, 2008, pp. 859-865.
Related Publications (1)
Number Date Country
20170221861 A1 Aug 2017 US
Divisions (1)
Number Date Country
Parent 13157137 Jun 2011 US
Child 14221001 US
Continuations (3)
Number Date Country
Parent 15054481 Feb 2016 US
Child 15485104 US
Parent 14609210 Jan 2015 US
Child 15054481 US
Parent 14221001 Mar 2014 US
Child 14609210 US