This invention relates to semiconductor packaging processes, to circuit substrates, to semiconductor packages, and to ball grid arrays.
Integrated circuitry chips are typically formed into packages, with the packages then being mounted or otherwise connected to other substrates and devices. Many different packaging methods and devices exist for integrated circuitry in the form of a semiconductor chip. One exemplary package mounts a semiconductor chip to another circuit substrate, for example a printed circuit board. The printed circuit board is typically fabricated to have a plurality of conductive traces formed thereon in desired patterns. An insulative layer referred to as a soldermask is then typically formed on the circuit substrate. Such layers are typically patterned to provide openings to locations on the circuit traces therebeneath. The soldermask typically prevents solder bridging on the circuit side of the assembly. The semiconductor chip is typically mounted to the circuit substrate by being adhered to the soldermask with a die attach adhesive. Conductive wire or other bonding is then conducted to connect the circuitry of the chip with the circuitry of the substrate.
Thereafter, in one exemplary packaging process, an insulative encapsulant material is provided to one side of the substrate over the semiconductor chip and soldermask. Such can be formed by a transfer molding process whereby a mold having a void is placed against the circuit substrate and an encapsulant caused to flow therein. The mold is ultimately removed and the encapsulant is allowed to cure.
One type of semiconductor packaging finding increasing use are ball grid arrays. Such can be fabricated as described above and additionally include conductive traces and a soldermask received on the opposing side of the circuit substrate from which the semiconductor die or chip is mounted. Openings are provided in the soldermask on the opposing side to desired locations of the opposing side circuit traces. An array of solder balls are mounted through the openings to surfaces of the conductive traces. The solder ball array serves to provide an electrical connection for the package with another substrate or device.
The current trend towards ball grid array and other semiconductor packaging has created a number of challenges. Among these are cracking of the soldermask on the circuit side of the substrate during encapsulation, and less than desirable adhesion of the encapsulant material to the underlying soldermask. Such can create defects in the package that can cause production yield losses and long-term reliability failures. Typical soldermasks used today comprise a polymeric material that is applied to the outer surfaces of the substrate to, among other things, protect the circuitry, define particular features (for example, solder ball pads), define plated areas and control solder wicking during the reflow of solders. Typical soldermask materials used today are relatively soft with low mechanical strength.
Traditionally, soldermask materials are used to cover all areas of a ball grid array substrate that are not specifically open to reveal some part of the underlying circuit. In the area of the perimeter of the mold body, the soldermask is typically used to protect the circuit traces from the clamping forces applied by the mold body and to form a level surface of the ball grid array substrate so that the mold body can form a good seal during encapsulation. Yet, clamping forces applied by the mold body to the ball grid array substrate can be quite high. In some cases, these forces can be in excess of four tons on a single ball grid array substrate strip. Because of these high clamping forces on the relatively soft character of the soldermask, high shear forces are induced in the soldermask. These shear forces can cause severe cracking of the soldermask. Cracks in the soldermask can cause a functional failure by severing the circuit traces below and, even if not, are a cosmetic defect that may cause such part to be rejected by the consumer.
It would be desirable to overcome these and other drawbacks associated with semiconductor packaging and packaging processes. Yet, the invention is limited only by the accompanying claims as literally worded and as appropriately interpreted in accordance with the doctrine of equivalents without any limitation being read therein with respect to objective or result.
The invention comprises semiconductor packaging processes, circuit substrates, semiconductor packages, and ball grid arrays. In one implementation, a transfer mold semiconductor packaging process includes providing a circuit substrate having a semiconductor chip mounted to a side thereof. The circuit substrate has a soldermask on the side. The soldermask includes an elongated outer peripheral trench. A transfer mold is positioned to cover at least a portion of the circuit substrate having the chip mounted thereto. The transfer mold has a void within which the semiconductor chip is received. The void has a perimeter. The transfer mold is positioned such that at least a portion of the void perimeter is aligned over at least a portion of the soldermask peripheral trench. Encapsulant is flowed into the mold void over the semiconductor chip and to within the soldermask trench. After the flowing, the encapsulant is cured into a solidified mass.
In one implementation, a circuit substrate includes a substrate having opposing sides. At least one of the sides is configured for transfer mold packaging and has conductive traces formed thereon. A soldermask is received on the one side, and has a plurality of openings formed therethrough to locations on the conductive traces. The soldermask includes a peripheral elongated trench therein positioned on the one side to align with at least a portion of an elongated mold void perimeter of a transfer mold to be used for transfer mold packaging of the one side. In one implementation, the invention includes a semiconductor package. In one implementation, the invention includes a ball grid array.
Preferred embodiments of the invention are described below with reference to the following accompanying drawings.
This disclosure of the invention is submitted in furtherance of the constitutional purposes of the U.S. Patent Laws “to promote the progress of science and useful arts” (Article 1, Section 8).
Various aspects of the invention are described with reference to
Substrate 12 comprises opposing sides 16 and 18, at least one of which has conductive traces formed thereon. The described preferred embodiment is in connection with fabrication of a ball grid array package, and with conductive traces being formed on each of sides 16 and 18.
A soldermask 25 is received on substrate side 16 and a soldermask 27 is received on substrate side 18. Soldermask 25 has a plurality of openings 28 formed therethrough to locations on conductive traces 20. Soldermask 27 on substrate side 18 has various openings 30 formed therethrough to various locations on conductive traces 22.
Soldermask 25 also comprises a peripheral elongated trench 35 therein. In the illustrated example, peripheral elongated trench 35 extends entirely through soldermask 25 to expose substrate side 16 therebeneath. Further in the preferred and illustrated embodiment, peripheral elongated trench 35 is continuous about a periphery defined by the radial outermost portions of elongated trench 35. Further in the preferred and illustrated embodiment, peripheral elongated trench 35 includes some straight linear segment, more preferably at least four straight linear segments, and most preferably at least eight straight linear segments. Eight straight linear segments 36 are shown in the exemplary embodiment. Such segments are preferably interconnected as shown, such that the peripheral elongated trench 35 is continuous (no breaks) about the periphery defined thereby. Less preferred would be discontinuities formed within trench 35 about the periphery, trench 35 not otherwise being formed entirely through soldermask 25, and/or other than straight linear segments. By way of example only,
A semiconductor chip 40 is adhered (for example with a die attach adhesive 17) to substrate side 16, with soldermask 25 in the preferred embodiment being received between chip 40 and substrate 12. An exemplary bond wire 42 (
Referring to
Referring to
In the preferred embodiment, and not required of the claims unless literally worded therein, the elongated trench provides stress relief at the mold void perimeter such that cracking of present soldermask materials at this location can be advantageously avoided. Further, present encapsulant materials tend to better adhere to present circuit board materials than to present soldermask materials. Accordingly, the invention might provide better overall adhesion of the encapsulant to the underlying substrate due to added contact area of the encapsulant to board material by provision of the preferred soldermask trench to the substrate. By way of example only and in no way by way of limitation, exemplary existing circuit board materials are bismalimide triazine or FR-4; exemplary encapsulant material includes silica filled Novolac or phenolic resin epoxy molding compound; and exemplary soldermask materials are liquid or dry film photoimageable polyimide such as Taiyo PSR 4000 available from Taiyo Ink Mfg. Co. of Tokyo, Japan.
In compliance with the statute, the invention has been described in language more or less specific as to structural and methodical features. It is to be understood, however, that the invention is not limited to the specific features shown and described, since the means herein disclosed comprise preferred forms of putting the invention into effect. The invention is, therefore, claimed in any of its forms or modifications within the proper scope of the appended claims appropriately interpreted in accordance with the doctrine of equivalents.
This application is a divisional of U.S. patent application Ser. No. 09/827,017, which was filed on Apr. 4, 2001 and which is incorporated by reference herein.
Number | Name | Date | Kind |
---|---|---|---|
4556896 | Meddles | Dec 1985 | A |
5136366 | Worp et al. | Aug 1992 | A |
5144412 | Chang et al. | Sep 1992 | A |
5216278 | Lin et al. | Jun 1993 | A |
5258649 | Tanaka et al. | Nov 1993 | A |
5336931 | Juskey et al. | Aug 1994 | A |
5571071 | Shapiro | Nov 1996 | A |
5697149 | Munch | Dec 1997 | A |
5767446 | Ha et al. | Jun 1998 | A |
5900669 | Knapp et al. | May 1999 | A |
5953589 | Shim et al. | Sep 1999 | A |
6048755 | Jiang et al. | Apr 2000 | A |
6054755 | Takamichi et al. | Apr 2000 | A |
6064111 | Sota et al. | May 2000 | A |
6107683 | Castro et al. | Aug 2000 | A |
6107689 | Kozono | Aug 2000 | A |
6111315 | Stearns et al. | Aug 2000 | A |
6214645 | Kim | Apr 2001 | B1 |
6221690 | Taniguchi et al. | Apr 2001 | B1 |
6246124 | Jimarez et al. | Jun 2001 | B1 |
6331453 | Bolken et al. | Dec 2001 | B1 |
6365979 | Miyajima | Apr 2002 | B1 |
6379997 | Kawahara et al. | Apr 2002 | B1 |
6383835 | Hata et al. | May 2002 | B1 |
6452113 | Dibene et al. | Sep 2002 | B2 |
6558981 | Jimarez et al. | May 2003 | B2 |
6560122 | Weber | May 2003 | B2 |
6580620 | Kim | Jun 2003 | B1 |
6960493 | Ararao et al. | Nov 2005 | B2 |
20010002321 | Castro | May 2001 | A1 |
20010009301 | Azuma | Jul 2001 | A1 |
20020001880 | Kobayashi | Jan 2002 | A1 |
20020074690 | Huang | Jun 2002 | A1 |
20020149104 | Huang | Oct 2002 | A1 |
Number | Date | Country |
---|---|---|
404177753 | Jun 1992 | JP |
405021833 | Jan 1993 | JP |
11-260954 | Sep 1999 | JP |
Number | Date | Country | |
---|---|---|---|
20030104657 A1 | Jun 2003 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 09827017 | Apr 2001 | US |
Child | 10286658 | US |