Embodiments in accordance with the present invention generally pertain to semiconductor devices.
In a trench metal oxide semiconductor (MOS) barrier Schottky (TMBS) device, polysilicon is contained inside a trench that is formed in a silicon substrate. The polysilicon inside the trench and the silicon mesa (the surface between adjacent trenches) are connected locally using a metal contact.
In a monolithically integrated TMBS and MOS field effect transistor (MOSFET) device, which may be referred to herein as a SKYFET device, polysilicon is contained inside a trench that is formed in a silicon substrate. The source of the MOSFET section and the TMBS section are connected by the same contact metal.
In both of these types of devices, the polysilicon is separated from the sidewalls of the trench by an oxide layer. During fabrication, a portion of the oxide layer and a portion of the polysilicon are etched away prior to deposition of the contact metal. Unfortunately, the etch process can result in the encroachment of the metal into the sidewalls of the trench (into the mesa), resulting in excessive current leakage often attributed as edge leakage in Schottky diode technology.
A method and/or device that that eliminates or reduces edge leakage in TMBS and SKYFET devices would be advantageous. Embodiments in accordance with the present invention provide this and other advantages.
Embodiments in accordance with the present invention resolve the problem of edge leakage by employing remote contacts to the polysilicon regions of a TMBS device, as well as to the polysilicon regions of a MOSFET section and a TMBS section of a SKYFET device.
Contact of the source metal to the polysilicon regions of the TMBS section is made through an extension of the polysilicon to outside the TMBS section. The polysilicon is recessed relative to adjacent mesas and isolated from the contact metal by an oxide layer. These changes in device architecture relieve the need to remove all of the oxides from both the polysilicon and silicon mesa regions of the TMBS section prior to deposition of the contact metal. As a consequence, encroachment of contact metal into the sidewalls of the trenches in a TMBS device, or in a SKYFET device, is avoided.
These and other objects and advantages of the present invention will be recognized by one skilled in the art after having read the following detailed description, which are illustrated in the various drawing figures.
The accompanying drawings, which are incorporated in and form a part of this specification, illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention:
In the following detailed description of the present invention, numerous specific details are set forth in order to provide a thorough understanding of the present invention. However, it will be recognized by one skilled in the art that the present invention may be practiced without these specific details or with equivalents thereof. In other instances, well-known methods, procedures, components, and circuits have not been described in detail as not to unnecessarily obscure aspects of the present invention.
Some portions of the detailed descriptions that follow are presented in terms of procedures, logic blocks, processing, and other symbolic representations of operations for fabricating semiconductor devices. These descriptions and representations are the means used by those skilled in the art of semiconductor device fabrication to most effectively convey the substance of their work to others skilled in the art. In the present application, a procedure, logic block, process, or the like, is conceived to be a self-consistent sequence of steps or instructions leading to a desired result. The steps are those requiring physical manipulations of physical quantities. It should be borne in mind, however, that all of these and similar terms are to be associated with the appropriate physical quantities and are merely convenient labels applied to these quantities. Unless specifically stated otherwise as apparent from the following discussions, it is appreciated that throughout the present application, discussions utilizing terms such as “forming,” “performing,” “producing,” “depositing,” “etching” or the like, refer to actions and processes (e.g., flowchart 100 of
The figures are not drawn to scale, and only portions of the structures, as well as the various layers that form those structures, may be shown. Furthermore, other fabrication processes and steps may be performed along with the processes and steps discussed herein; that is, there may be a number of process steps before, in between and/or after the steps shown and described herein. Importantly, embodiments in accordance with the present invention can be implemented in conjunction with these other (perhaps conventional) processes and steps without significantly perturbing them. Generally speaking, embodiments in accordance with the present invention can replace portions of a conventional process without significantly affecting peripheral processes and steps.
Although specific steps are disclosed in
In block 105 of
In block 110 of
In block 115 of
In block 120 of
In block 125 of
In block 130 of
When contact metal is deposited in a subsequent step (block 140), the contact openings 720-722 permit contact between the n-type implants (layer 520) and the contact metal; however, the contact metal will not contact the regions of polysilicon 320. That is, the same metal does not contact both the source implants 520 and the polysilicon 320.
Importantly, the sidewalls of the trenches 210-215 are not exposed to the etch used to form the contact openings 720-722, thus avoiding the problem of encroachment of the contact metal (deposited in block 140) into the sidewalls of the trenches 210-215 and thereby eliminating or reducing edge leakage often attributed to such metal encroachment.
With reference also to
After contact oxide etches and a silicon etch, contact clamping implant and shallow contact implant are performed and the fourth mask 710 can be stripped. The contact clamping and shallow contact implants improve the contact resistance to the body and also shift avalanche breakdown from the trenches to the center of each mesa.
After the mask 710 is stripped, the resulting structure can then be subjected to high temperature reflow in order to activate the contact implant, activate the source implant if it has not be activated, drive the source implant to its target junction depth, densify the dielectric stack if needed, and contour the dielectric stack if desired in order to soften the topography of the structure.
In block 135 of
In block 140 of
In block 145 of
A device that includes only a TMBS section can be formed by skipping the steps described in blocks 115, 120 and 130, for example.
Refer now to
Similarly, the different regions of polysilicon 320 in the trenches of each TMBS section are connected to each other and then to contact 1020, which is outside the active TMBS section of
As mentioned above, the source metal layer 910 is in electrical contact with the mesas but is isolated from the polysilicon 320 in the trenches. Contacts 1040 represent the connections between the Schottky contact metal (source metal layer 910) and the mesas 820-821 (
Also shown are MOSFET source contacts 1030 that provide electrical contact to the source implants 520 (
In summary, embodiments in accordance with the present invention resolve the problem of excessive leakage by employing remote contacts (e.g., contact 1020) to the polysilicon regions of a TMBS device, as well as to the polysilicon regions of TMBS section(s) and MOSFET section(s) of a SKYFET device. The polysilicon 320 is recessed relative to adjacent mesas. A stacked layer of TEOS 610 and BPSG 620 (
These changes in the device architecture relieve the need to remove all of the oxides from both the polysilicon and silicon mesa regions of the TMBS section prior to the contact step. Oxide is etched completely only from the silicon mesas in the TMBS section. Contact of the source metal to the polysilicon regions of the TMBS section is made through an extension of the polysilicon to outside the TMBS section. As a consequence of these features as well as the process used to fabricate these features, encroachment of contact metal into the sidewalls of the trenches in a TMBS device, or in a SKYFET device, is avoided.
The foregoing descriptions of specific embodiments of the present invention have been presented for purposes of illustration and description. They are not intended to be exhaustive or to limit the invention to the precise forms disclosed, and many modifications and variations are possible in light of the above teaching. The embodiments were chosen and described in order to best explain the principles of the invention and its practical application, to thereby enable others skilled in the art to best utilize the invention and various embodiments with various modifications as are suited to the particular use contemplated. It is intended that the scope of the invention be defined by the claims appended hereto and their equivalents.
This application claims priority to the provisional patent application Ser. No. 60/925,237, entitled “Trench Metal Oxide Semiconductor with Recessed Trench Material and Remote Contacts,” with filing date Apr. 19, 2007, assigned to the assignee of the present application, and hereby incorporated by reference in its entirety.
Number | Name | Date | Kind |
---|---|---|---|
4642674 | Schoofs | Feb 1987 | A |
4663644 | Shimizu | May 1987 | A |
4680604 | Nakagawa et al. | Jul 1987 | A |
4760431 | Nakagawa et al. | Jul 1988 | A |
4774198 | Contiero et al. | Sep 1988 | A |
4775879 | Robb et al. | Oct 1988 | A |
4777521 | Coe | Oct 1988 | A |
4779123 | Bencuya et al. | Oct 1988 | A |
4837606 | Goodman et al. | Jun 1989 | A |
4916085 | Frisina | Apr 1990 | A |
5136349 | Yilmaz et al. | Aug 1992 | A |
5326711 | Malhi | Jul 1994 | A |
5473176 | Kakumoto | Dec 1995 | A |
5648283 | Tsang et al. | Jul 1997 | A |
5742076 | Sridevan et al. | Apr 1998 | A |
5760440 | Kitamura et al. | Jun 1998 | A |
5764206 | Koyama et al. | Jun 1998 | A |
5770514 | Matsuda et al. | Jun 1998 | A |
5864158 | Liu et al. | Jan 1999 | A |
5866931 | Bulucea et al. | Feb 1999 | A |
5929481 | Hshieh et al. | Jul 1999 | A |
5998833 | Baliga | Dec 1999 | A |
6049108 | Williams et al. | Apr 2000 | A |
6057558 | Yamamoto et al. | May 2000 | A |
6133587 | Takeuchi et al. | Oct 2000 | A |
6211018 | Nam et al. | Apr 2001 | B1 |
6246090 | Brush et al. | Jun 2001 | B1 |
6319777 | Hueting et al. | Nov 2001 | B1 |
6346438 | Yagishita et al. | Feb 2002 | B1 |
6351018 | Sapp | Feb 2002 | B1 |
6407435 | Ma et al. | Jun 2002 | B1 |
6413822 | Williams et al. | Jul 2002 | B2 |
6511885 | Harada et al. | Jan 2003 | B2 |
6627950 | Bulucea et al. | Sep 2003 | B1 |
6649975 | Baliga | Nov 2003 | B2 |
6737704 | Takemori et al. | May 2004 | B1 |
6764889 | Baliga | Jul 2004 | B2 |
6797588 | Ishikawa et al. | Sep 2004 | B2 |
6838730 | Kawaguchi et al. | Jan 2005 | B1 |
6891223 | Krumrey et al. | May 2005 | B2 |
6906380 | Pattanayak et al. | Jun 2005 | B1 |
6919248 | Francis et al. | Jul 2005 | B2 |
6974750 | Haase | Dec 2005 | B2 |
6987305 | He et al. | Jan 2006 | B2 |
7005347 | Bhalla et al. | Feb 2006 | B1 |
7186609 | Korec et al. | Mar 2007 | B2 |
7279743 | Pattanayak et al. | Oct 2007 | B2 |
7344945 | Pattanayak et al. | Mar 2008 | B1 |
7361558 | Pattanayak et al. | Apr 2008 | B2 |
7833863 | Pattanayak et al. | Nov 2010 | B1 |
20010003367 | Hshieh et al. | Jun 2001 | A1 |
20010023959 | Harada et al. | Sep 2001 | A1 |
20020019099 | Williams et al. | Feb 2002 | A1 |
20020125528 | Kawaguchi et al. | Sep 2002 | A1 |
20030001203 | Ono et al. | Jan 2003 | A1 |
20030006456 | Takahashi et al. | Jan 2003 | A1 |
20030008460 | Darwish | Jan 2003 | A1 |
20030062570 | Darwish et al. | Apr 2003 | A1 |
20030178673 | Bhalla et al. | Sep 2003 | A1 |
20040145011 | Hsu et al. | Jul 2004 | A1 |
20040195618 | Saito et al. | Oct 2004 | A1 |
20050167748 | Onda et al. | Aug 2005 | A1 |
20050199918 | Calafut et al. | Sep 2005 | A1 |
20050287744 | Ono et al. | Dec 2005 | A1 |
20060273390 | Hshieh et al. | Dec 2006 | A1 |
20090079002 | Lee et al. | Mar 2009 | A1 |
Number | Date | Country |
---|---|---|
10239310 | Mar 2004 | DE |
0133642 | Jun 1985 | EP |
1170803 | Jan 2002 | EP |
57-206073 | Dec 1982 | JP |
62-039069 | Feb 1987 | JP |
63-252480 | Oct 1988 | JP |
64-769 | Jan 1989 | JP |
2006-012967 | Dec 2006 | JP |
Entry |
---|
H Yilmaz et al., Insulated gate Transistor Modeling and Optimization, 1984, pp. 274-277 IEDM. |
Victor A.K. Temple, MOS-Controlled Thyristors—A New Class of Power Devices, Oct. 1986, pp. 1609-1618, IEEE, vol. ED-33, No. 10. |
H. Yilmaz, Cell Geometry Effect on IGT Latch-Up, IEEE Electron Device Letters, vol. EDL-6, No. 8, Aug. 1985. |
Number | Date | Country | |
---|---|---|---|
20080258212 A1 | Oct 2008 | US |
Number | Date | Country | |
---|---|---|---|
60925237 | Apr 2007 | US |