Claims
- 1. A photomask for semiconductor photolithography processing comprising:
a plurality of device areas; a plurality of scribe lines separating the plurality of device areas; and, one or more verification patterns integrated into the plurality of scribe lines for at least one of process window and optical proximity correction (OPC) verification purposes.
- 2. The photomask of claim 1, wherein the one or more verification patterns comprises one or more process window verification patterns for process window verification purposes when switching between fabrication equipment.
- 3. The photomask of claim 2, wherein the one or more process window verification patterns comprises one or more patterns selected from the group essentially consisting of: a wide photoresist-spacing verification pattern, a polysilicon end cap verification pattern, an island and line verification pattern, a line-end shortening (LES) pattern, a corner rounding pattern, an isolated-dense proximity pattern, an isolated feature depth of focus reduction pattern, and a representative memory cell pattern.
- 4. The photomask of claim 1, wherein the one or more verification patterns comprises one or more OPC verification patterns.
- 5. The photomask of claim 4, wherein the one or more OPC verification patterns comprises a line-end shortening (LES) OPC verification pattern, having at least one of a serif and a hammerhead.
- 6. The photomask of claim 4, wherein the one or more OPC verification patterns comprises a corner rounding OPC verification pattern, having at least one of a positive serif and a negative serif.
- 7. The photomask of claim 4, wherein the one or more OPC verification patterns comprises one or more scattering bars (SB's) to compensate for at least one of isolated-dense proximity effect and isolated-feature depth of focus reduction.
- 8. The photomask of claim 4, wherein the one or more OPC verification patterns comprises one or more anti-scattering bars (ASB's) to compensate for at least one of isolated-dense proximity effect and isolated-feature depth of focus reduction.
- 9. A method for producing a photomask comprising:
creating a plurality of scribe lines on the photomask to define a plurality of device areas on the photomask; and, creating one or more verification patterns into the plurality of scribe lines on the photomask, the one or more verification patterns including at least one of process window verification patterns and optical proximity correction (OPC) verification patterns.
- 10. The method of claim 13, further comprising creating a plurality of device masks on the plurality of device areas on the photomask.
- 11. The method of claim 13, wherein the one or more verification patterns comprises one or more photo effect process window verification patterns.
- 12. The method of claim 13, wherein the one or more verification patterns comprises one or more electrical test process window verification patterns.
- 13. The method of claim 13, wherein the one or more verification patterns comprises at least one of a line-end shortening (LES) OPC verification pattern and a corner rounding OPC verification pattern.
- 14. The method of claim 13, wherein the one or more verification patterns comprises one or more scattering bars (SB's) to compensate for at least one of isolated-dense proximity effect and isolated-feature depth of focus reduction.
- 15. The method of claim 13, wherein the one or more verification patterns comprises one or more anti-scattering bars (ASB's) to compensate for at least one of isolated-dense proximity effect and isolated-feature depth of focus reduction.
- 16. A semiconductor device formed at least in part by a method comprising:
positioning a photomask over a semiconductor wafer having a top layer of photoresist, the photomask having a plurality of device areas separated by a plurality of scribe lines into which one or more verification patterns are integrated for process window verification purposes when switching between fabrication equipment, the one or more verification patterns including at least one of a process window verification pattern and an optical proximity correction (OPC) verification pattern; exposing the semiconductor wafer through the photomask positioned thereover, such that the top layer of photoresist includes exposed parts under clear parts of the photomask and unexposed parts under opaque parts of the photomask; developing the semiconductor wafer to remove the exposed parts of the top layer of photoresist; etching the semiconductor wafer where the wafer is revealed through the exposed parts of the top layer of photoresist that has been removed; and, removing the unexposed parts of the top layer of photoresist.
- 17. The semiconductor device of claim 19, wherein the one or more verification patterns comprises one or more photo effect process window verification patterns.
- 18. The semiconductor device of claim 19, wherein the one or more verification patterns comprises one or more electrical test process window verification patterns.
- 19. The semiconductor device of claim 19, wherein the one or more verification patterns comprises at least one of a line-end shortening (LES) OPC verification pattern and a corner rounding OPC verification pattern.
- 20. The semiconductor device of claim 19, wherein the one or more verification patterns comprises at least one of one or more scattering bars (SB's) and one or more anti-scattering bars (ASB's).
RELATED APPLICATIONS
[0001] This is a continuation-in-part (CIP) application of U.S. patent application Ser. No. 09/941,538, filed Aug. 29, 2001.
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09941538 |
Aug 2001 |
US |
Child |
10144476 |
May 2002 |
US |